×
验证码:
换一张
Forgotten Password?
Stay signed in
Login With UMPASS
English
|
繁體
Login With UMPASS
Log In
ALL
ORCID
TI
AU
PY
SU
KW
TY
JN
DA
IN
PB
FP
ST
SM
Study Hall
Image search
Paste the image URL
Home
Faculties & Institutes
Scholars
Publications
Subjects
Statistics
News
Search in the results
Faculties & Institutes
Faculty of Scie... [10]
INSTITUTE OF MIC... [8]
THE STATE KEY LA... [2]
Authors
SIN SAI WENG [8]
RUI PAULO DA SIL... [6]
U SENG PAN [3]
GUO MINGQIANG [3]
ZHU YAN [1]
CHAN CHI HANG [1]
More...
Document Type
Journal article [9]
Conference paper [3]
Date Issued
2021 [1]
2020 [3]
2019 [3]
2017 [3]
2011 [1]
2008 [1]
More...
Language
英語English [12]
Source Publication
IEEE Transaction... [3]
IEEE Journal of ... [2]
IEEE Access [1]
IEEE JOURNAL OF ... [1]
IEEE TRANSACTION... [1]
IEEE Transaction... [1]
More...
Indexed By
SCIE [8]
CPCI-S [2]
EI [1]
Funding Organization
Funding Project
×
Knowledge Map
UM
Start a Submission
Submissions
Unclaimed
Claimed
Attach Fulltext
Bookmarks
Browse/Search Results:
1-10 of 12
Help
Selected(
0
)
Clear
Items/Page:
5
10
15
20
25
30
35
40
45
50
55
60
65
70
75
80
85
90
95
100
Sort:
Select
Issue Date Ascending
Issue Date Descending
Title Ascending
Title Descending
Author Ascending
Author Descending
WOS Cited Times Ascending
WOS Cited Times Descending
Submit date Ascending
Submit date Descending
Journal Impact Factor Ascending
Journal Impact Factor Descending
A Time-Interleaved 2nd-Order ΔΣ Modulator Achieving 5-MHz Bandwidth and 86.1-dB SNDR Using Digital Feed-Forward Extrapolation
Journal article
Jiang, Dongyang, Qi, Liang, Sin, Sai Weng, Maloberti, Franco, Martins, Rui P.. A Time-Interleaved 2nd-Order ΔΣ Modulator Achieving 5-MHz Bandwidth and 86.1-dB SNDR Using Digital Feed-Forward Extrapolation[J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56(8), 2375-2387.
Authors:
Jiang, Dongyang
;
Qi, Liang
;
Sin, Sai Weng
;
Maloberti, Franco
;
Martins, Rui P.
Favorite
|
TC[WOS]:
13
TC[Scopus]:
14
IF:
4.6
/
5.6
|
Submit date:2021/09/20
Analog-to-digital Converter (Adc)
Data Weighting Average (Dwa)
Delta-sigma Modulator (Dsm)
Digital Bank Filters
Digital-to-analog Converter (Dac)
Discrete-time (Dt)
Dithering
Dynamic Element Matching (Dem)
Extrapolation
Noise-coupling
Time-domain Analysis
Time-interleaved (Ti)
A 5 GS/s 29 mW Interleaved SAR ADC with 48.5 dB SNDR Using Digital-Mixing Background Timing-Skew Calibration for Direct Sampling Applications
Journal article
Guo,Mingqiang, Mao,Jiaji, Sin,Sai Weng, Wei,Hegong, Martins,Rui P.. A 5 GS/s 29 mW Interleaved SAR ADC with 48.5 dB SNDR Using Digital-Mixing Background Timing-Skew Calibration for Direct Sampling Applications[J]. IEEE Access, 2020, 8, 138944-138954.
Authors:
Guo,Mingqiang
;
Mao,Jiaji
;
Sin,Sai Weng
;
Wei,Hegong
;
Martins,Rui P.
Adobe PDF
|
Favorite
|
TC[WOS]:
17
TC[Scopus]:
22
IF:
3.4
/
3.7
|
Submit date:2021/03/09
Analog-to-digital Converter (Adc)
Digital Background Calibration
Digital-mixing
Time-interleaved (Ti) Adc
Timing Mismatch
A 1.6-GS/s 12.2-mW Seven-/Eight-Way Split Time-Interleaved SAR ADC Achieving 54.2-dB SNDR with Digital Background Timing Mismatch Calibration
Journal article
Guo,Mingqiang, Mao,Jiaji, Sin,Sai Weng, Wei,Hegong, Martins,Rui P.. A 1.6-GS/s 12.2-mW Seven-/Eight-Way Split Time-Interleaved SAR ADC Achieving 54.2-dB SNDR with Digital Background Timing Mismatch Calibration[J]. IEEE Journal of Solid-State Circuits, 2020, 55(3), 693-705.
Authors:
Guo,Mingqiang
;
Mao,Jiaji
;
Sin,Sai Weng
;
Wei,Hegong
;
Martins,Rui P.
Adobe PDF
|
Favorite
|
TC[WOS]:
50
TC[Scopus]:
53
IF:
4.6
/
5.6
|
Submit date:2021/03/04
Analog-to-digital Converter (Adc)
Digital Background Calibration
Split Adc
Time-interleaved (Ti) Adc
Timing-skew Mismatch
A 1.6-GS/s 12.2-mW Seven-/Eight-Way Split Time-Interleaved SAR ADC Achieving 54.2-dB SNDR With Digital Background Timing Mismatch Calibration
Journal article
Guo Mingqiang, Mao Jiaji, Sin Sai-Weng, Wei Hegong, Rui P. Martins. A 1.6-GS/s 12.2-mW Seven-/Eight-Way Split Time-Interleaved SAR ADC Achieving 54.2-dB SNDR With Digital Background Timing Mismatch Calibration[J]. IEEE Journal of Solid-State Circuits, 2020, 55(3), 693-705.
Authors:
Guo Mingqiang
;
Mao Jiaji
;
Sin Sai-Weng
;
Wei Hegong
;
Rui P. Martins
Adobe PDF
|
Favorite
|
TC[WOS]:
50
TC[Scopus]:
53
IF:
4.6
/
5.6
|
Submit date:2022/08/20
Analog-to-Digital Converter (Adc), Digital Background CalibraTion, Split Adc, Time-interleaved (Ti) Adc, Timing-skew Mismatch
A 1.6GS/s 12.2mW 7/8-way Split Time-interleaved SAR ADC with Digital Background Mismatch Calibration
Conference paper
Guo, M., Mao, J., Sin, S. W., Wei, H., Martins, R. P.. A 1.6GS/s 12.2mW 7/8-way Split Time-interleaved SAR ADC with Digital Background Mismatch Calibration[C], 2019.
Authors:
Guo, M.
;
Mao, J.
;
Sin, S. W.
;
Wei, H.
;
Martins, R. P.
Favorite
|
|
Submit date:2022/01/25
SAR analog-to-digital converter (ADC)
time-interleaved (TI) ADC
timing-skew calibration
split ADC
background mismatch calibration
A 10b 1.6GS/s 12.2mW 7/8-way Split Time-interleaved SAR ADC with Digital Background Mismatch Calibration
Conference paper
Guo,Mingqiang, Mao,Jiaji, Sin,Sai Weng, Wei,Hegong, Martins,R. P.. A 10b 1.6GS/s 12.2mW 7/8-way Split Time-interleaved SAR ADC with Digital Background Mismatch Calibration[C], IEEE, 345 E 47TH ST, NEW YORK, NY 10017 USA:IEEE, 2019, 8780222.
Authors:
Guo,Mingqiang
;
Mao,Jiaji
;
Sin,Sai Weng
;
Wei,Hegong
;
Martins,R. P.
Adobe PDF
|
Favorite
|
TC[WOS]:
13
TC[Scopus]:
9
|
Submit date:2021/03/09
Sar Analog-to-digital Converter (Adc)
Time-interleaved (Ti) Adc
Timing-skew Calibration
Split Adc
Background Mismatch Calibration
Accuracy-enhanced variance-based time-skew calibration using SAR as window detector
Journal article
Liu J., Chan C.-H., Sin S.-W., Seng-Pan U., Martins R.P.. Accuracy-enhanced variance-based time-skew calibration using SAR as window detector[J]. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2019, 27(2), 481-485.
Authors:
Liu J.
;
Chan C.-H.
;
Sin S.-W.
;
Seng-Pan U.
;
Martins R.P.
Favorite
|
TC[WOS]:
13
TC[Scopus]:
13
IF:
2.8
/
2.8
|
Submit date:2019/02/13
Bandwidth Mismatches
Split-digital To Analog Converter (Dac)
Successive-approximation-register (Sar) Analog-to-digital Converter (Adc)
Time-interleaved (Ti)
Variance Based
Window Detector (Wd)
Seven-bit 700-MS/s Four-Way Time-Interleaved SAR ADC With Partial Vcm -Based Switching
Journal article
Chan, C. H., Zhu, Y., Sin, S. W., Martins, R. P.. Seven-bit 700-MS/s Four-Way Time-Interleaved SAR ADC With Partial Vcm -Based Switching[J]. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2017, 1168-1172.
Authors:
Chan, C. H.
;
Zhu, Y.
;
Sin, S. W.
;
Martins, R. P.
Favorite
|
IF:
2.8
/
2.8
|
Submit date:2022/01/24
Common mode variation
partial Vcm-based switching
time-interleaved successive approximation register analog-to-digital converter (TI SAR ADC)
Seven-bit 700-MS/s Four-Way Time-Interleaved SAR ADC with Partial Vcm-Based Switching
Journal article
Dezhi Xing, Yan Zhu, Chi-Hang Chan, Sai-Wng Sin, Fan Ye, Junyan Ren, Seng-Pan U, Rui Paulo Martins. Seven-bit 700-MS/s Four-Way Time-Interleaved SAR ADC with Partial Vcm-Based Switching[J]. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2017, 25(3), 1168-1172.
Authors:
Dezhi Xing
;
Yan Zhu
;
Chi-Hang Chan
;
Sai-Wng Sin
;
Fan Ye
; et al.
Favorite
|
TC[WOS]:
14
TC[Scopus]:
17
|
Submit date:2019/02/11
Common Mode Variation
Partial Vcm-based Switching
Time-interleaved Successive ApproximaTion Register Analog-to-digital Converter (Ti Sar Adc)
Seven-bit 700-MS/s Four-Way Time-Interleaved SAR ADC With Partial V-cm-Based Switching
Journal article
Xing, Dezhi, Zhu, Yan, Chan, Chi-Hang, Sin, Sai-Weng, Ye, Fan, Ren, Junyan, U, Seng-Pan, Martins, Rui Paulo. Seven-bit 700-MS/s Four-Way Time-Interleaved SAR ADC With Partial V-cm-Based Switching[J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25(3), 1168-1172.
Authors:
Xing, Dezhi
;
Zhu, Yan
;
Chan, Chi-Hang
;
Sin, Sai-Weng
;
Ye, Fan
; et al.
Favorite
|
TC[WOS]:
14
TC[Scopus]:
17
IF:
2.8
/
2.8
|
Submit date:2018/10/30
Common Mode Variation
Partial V-cm-based Switching
Time-interleaved Successive ApproximaTion Register Analog-to-digital Converter (Ti Sar Adc)