Residential College | false |
Status | 已發表Published |
Seven-bit 700-MS/s Four-Way Time-Interleaved SAR ADC with Partial Vcm-Based Switching | |
Dezhi Xing1,2; Yan Zhu1; Chi-Hang Chan1; Sai-Wng Sin1,2; Fan Ye1,3; Junyan Ren1,3; Seng-Pan U1,2,4; Rui Paulo Martins1,2,5 | |
2017-03-01 | |
Source Publication | IEEE Transactions on Very Large Scale Integration (VLSI) Systems |
ISSN | 10638210 |
Volume | 25Issue:3Pages:1168-1172 |
Abstract | This brief presents a 7-bit 700-MS/s four-way time-interleaved successive approximation register (SAR) analog-to-digital converter (ADC). A partial V-based switching method is proposed that requires less digital overhead from the SAR controller and achieves better conversion accuracy. Compared with switchback switching, the proposed method can further reduce the common mode variation by 50%. In addition, the impacts of such a reduction on the comparator offset, noise, and input parasitic are theoretically analyzed and verified by simulation. The prototype fabricated in a 65-nm CMOS technology occupies an active area of 0.025 mm. The measurement results at the 700 MS/s sampling rate show that the ADC achieves signal-to-noise-and-distortion ratio of 40 dB at Nyquist input and consumes 2.72 mW from a 1.2 V supply, which results in a Walden FoM of 48 fJ/conversion step. |
Keyword | Common Mode Variation Partial Vcm-based Switching Time-interleaved Successive ApproximaTion Register Analog-to-digital Converter (Ti Sar Adc) |
DOI | 10.1109/TVLSI.2016.2610864 |
URL | View the original |
Indexed By | SCIE |
Language | 英語English |
WOS Research Area | Computer Science ; Engineering |
WOS Subject | Computer Science, Hardware & Architecture ; Engineering, Electrical & Electronic |
WOS ID | WOS:000395894000034 |
Scopus ID | 2-s2.0-85014077920 |
Fulltext Access | |
Citation statistics | |
Document Type | Journal article |
Collection | INSTITUTE OF MICROELECTRONICS DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING |
Affiliation | 1.Univ Macau, State Key Lab Analog & Mixed Signal, Macau 999078, Peoples R China 2.Univ Macau, Fac Sci & Technol, Dept Elect & Comp Engn, Macau 999078, Peoples R China 3.Fudan Univ, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China 4.Synopsys Macau Ltd, Macau 999078, Peoples R China 5.Univ Lisbon, Inst Super Tecn, P-1649004 Lisbon, Portugal |
First Author Affilication | University of Macau |
Recommended Citation GB/T 7714 | Dezhi Xing,Yan Zhu,Chi-Hang Chan,et al. Seven-bit 700-MS/s Four-Way Time-Interleaved SAR ADC with Partial Vcm-Based Switching[J]. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2017, 25(3), 1168-1172. |
APA | Dezhi Xing., Yan Zhu., Chi-Hang Chan., Sai-Wng Sin., Fan Ye., Junyan Ren., Seng-Pan U., & Rui Paulo Martins (2017). Seven-bit 700-MS/s Four-Way Time-Interleaved SAR ADC with Partial Vcm-Based Switching. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 25(3), 1168-1172. |
MLA | Dezhi Xing,et al."Seven-bit 700-MS/s Four-Way Time-Interleaved SAR ADC with Partial Vcm-Based Switching".IEEE Transactions on Very Large Scale Integration (VLSI) Systems 25.3(2017):1168-1172. |
Files in This Item: | There are no files associated with this item. |
Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.
Edit Comment