Residential Collegefalse
Status已發表Published
Seven-bit 700-MS/s Four-Way Time-Interleaved SAR ADC With Partial V-cm-Based Switching
Xing, Dezhi; Zhu, Yan; Chan, Chi-Hang; Sin, Sai-Weng; Ye, Fan; Ren, Junyan; U, Seng-Pan; Martins, Rui Paulo
2017-03
Source PublicationIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS
ISSN1063-8210
Volume25Issue:3Pages:1168-1172
Abstract

This brief presents a 7-bit 700-MS/s four-way time-interleaved successive approximation register (SAR) analog-to-digital converter (ADC). A partial V-cm-based switching method is proposed that requires less digital overhead from the SAR controller and achieves better conversion accuracy. Compared with switchback switching, the proposed method can further reduce the common mode variation by 50%. In addition, the impacts of such a reduction on the comparator offset, noise, and input parasitic are theoretically analyzed and verified by simulation. The prototype fabricated in a 65-nm CMOS technology occupies an active area of 0.025 mm(2). The measurement results at the 700 MS/s sampling rate show that the ADC achieves signal-to-noise-and-distortion ratio of 40 dB at Nyquist input and consumes 2.72 mW from a 1.2 V supply, which results in a Walden FoM of 48 fJ/conversion step.

KeywordCommon Mode Variation Partial V-cm-based Switching Time-interleaved Successive ApproximaTion Register Analog-to-digital Converter (Ti Sar Adc)
DOI10.1109/TVLSI.2016.2610864
URLView the original
Indexed BySCIE
Language英語English
WOS Research AreaComputer Science ; Engineering
WOS SubjectComputer Science, Hardware & Architecture ; Engineering, Electrical & Electronic
WOS IDWOS:000395894000034
PublisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
The Source to ArticleWOS
Fulltext Access
Citation statistics
Document TypeJournal article
CollectionDEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING
Faculty of Science and Technology
INSTITUTE OF MICROELECTRONICS
Recommended Citation
GB/T 7714
Xing, Dezhi,Zhu, Yan,Chan, Chi-Hang,et al. Seven-bit 700-MS/s Four-Way Time-Interleaved SAR ADC With Partial V-cm-Based Switching[J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25(3), 1168-1172.
APA Xing, Dezhi., Zhu, Yan., Chan, Chi-Hang., Sin, Sai-Weng., Ye, Fan., Ren, Junyan., U, Seng-Pan., & Martins, Rui Paulo (2017). Seven-bit 700-MS/s Four-Way Time-Interleaved SAR ADC With Partial V-cm-Based Switching. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 25(3), 1168-1172.
MLA Xing, Dezhi,et al."Seven-bit 700-MS/s Four-Way Time-Interleaved SAR ADC With Partial V-cm-Based Switching".IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS 25.3(2017):1168-1172.
Files in This Item:
There are no files associated with this item.
Related Services
Recommend this item
Bookmark
Usage statistics
Export to Endnote
Google Scholar
Similar articles in Google Scholar
[Xing, Dezhi]'s Articles
[Zhu, Yan]'s Articles
[Chan, Chi-Hang]'s Articles
Baidu academic
Similar articles in Baidu academic
[Xing, Dezhi]'s Articles
[Zhu, Yan]'s Articles
[Chan, Chi-Hang]'s Articles
Bing Scholar
Similar articles in Bing Scholar
[Xing, Dezhi]'s Articles
[Zhu, Yan]'s Articles
[Chan, Chi-Hang]'s Articles
Terms of Use
No data!
Social Bookmark/Share
All comments (0)
No comment.
 

Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.