×
验证码:
换一张
Forgotten Password?
Stay signed in
Login With UMPASS
English
|
繁體
Login With UMPASS
Log In
ALL
ORCID
TI
AU
PY
SU
KW
TY
JN
DA
IN
PB
FP
ST
SM
Study Hall
Image search
Paste the image URL
Home
Faculties & Institutes
Scholars
Publications
Subjects
Statistics
News
Search in the results
Faculties & Institutes
THE STATE KEY L... [18]
Faculty of Scie... [18]
INSTITUTE OF MI... [17]
Authors
MAK PUI IN [15]
CHEN YONG [14]
RUI PAULO DA SI... [10]
YIN JUN [3]
VAI MANG I [1]
PUN SIO HANG [1]
More...
Document Type
Journal article [15]
Conference paper [5]
Date Issued
2024 [2]
2023 [3]
2022 [4]
2021 [4]
2020 [3]
2019 [4]
More...
Language
英語English [20]
Source Publication
IEEE TRANSACTION... [3]
IEEE Transaction... [3]
IEEE Access [2]
IEEE Transaction... [2]
2022 IEEE Nordic... [1]
IEEE JOURNAL OF ... [1]
More...
Indexed By
SCIE [16]
CPCI-S [3]
Funding Organization
Funding Project
×
Knowledge Map
UM
Start a Submission
Submissions
Unclaimed
Claimed
Attach Fulltext
Bookmarks
Browse/Search Results:
1-10 of 20
Help
Selected(
0
)
Clear
Items/Page:
5
10
15
20
25
30
35
40
45
50
55
60
65
70
75
80
85
90
95
100
Sort:
Select
Issue Date Ascending
Issue Date Descending
Journal Impact Factor Ascending
Journal Impact Factor Descending
WOS Cited Times Ascending
WOS Cited Times Descending
Submit date Ascending
Submit date Descending
Title Ascending
Title Descending
Author Ascending
Author Descending
A 23.2-to-26-GHz Low-Jitter Fast-Locking Sub-Sampling PLL Based on a Function-Reused VCO-Buffer and a Type-I FLL With Rapid Phase Alignment
Journal article
Li, Haoran, Xu, Tailong, Meng, Xi, Yin, Jun, Martins, Rui P., Mak, Pui In. A 23.2-to-26-GHz Low-Jitter Fast-Locking Sub-Sampling PLL Based on a Function-Reused VCO-Buffer and a Type-I FLL With Rapid Phase Alignment[J]. IEEE Journal of Solid-State Circuits, 2024.
Authors:
Li, Haoran
;
Xu, Tailong
;
Meng, Xi
;
Yin, Jun
;
Martins, Rui P.
; et al.
Favorite
|
TC[WOS]:
0
TC[Scopus]:
0
IF:
4.6
/
5.6
|
Submit date:2024/10/10
Fast Locking
Frequency Synthesis
Frequency-locked Loop (Fll)
Low Jitter
Millimeter-wave (Mm-wave)
Phase-locked Loop (Pll)
Reference (Ref.) Spur
Sub-sampling Phase Detector (Sspd)
Voltage-controlled Oscillator (Vco)
A 6-GHz 78-fsRMS Double-Sampling PLL With Low-Ripple Bootstrapped DSPD and Retimer-Less MMD Achieving −92-dBc Reference Spur and −258-dB FOM
Journal article
Ren, Hongyu, Yang, Zunsong, Huang, Yunbo, Feng, Chaoping, Chen, Tianle, Zhang, Xinming, Meng, Xianghe, Yan, Weiwei, Zhang, Weidong, Iizuka, Tetsuya, Chen, Yong, Mak, Pui In, Han, Zhengsheng, Li, Bo. A 6-GHz 78-fsRMS Double-Sampling PLL With Low-Ripple Bootstrapped DSPD and Retimer-Less MMD Achieving −92-dBc Reference Spur and −258-dB FOM[J]. IEEE Microwave and Wireless Technology Letters, 2024, 34(5), 548-551.
Authors:
Ren, Hongyu
;
Yang, Zunsong
;
Huang, Yunbo
;
Feng, Chaoping
;
Chen, Tianle
; et al.
Favorite
|
TC[WOS]:
0
TC[Scopus]:
2
IF:
0
/
0
|
Submit date:2024/05/16
Double Sampling (Ds)
Figure Of Merit (Fom)
Frequency Synthesizer
Low Jitter
Low Spur
Phase Detector (Pd)
Phase-locked Loop (Pll)
Phase Noise (Pn)
Reference Sampling (Rs)
Subsampling (Ss)
Phase Locked Loops
Type-i
A 10.8-to-37.4 Gb/s Reference-Less FD-Less Single-Loop Quarter-Rate Bang-Bang Clock and Data Recovery Employing Deliberate-Current- Mismatch Wide-Frequency-Acquisition Technique
Journal article
Wang,Lin, Chen,Yong, Yang,Chaowei, Zhao,Xiaoteng, Mak,Pui In, Maloberti,Franco, Martins,Rui P.. A 10.8-to-37.4 Gb/s Reference-Less FD-Less Single-Loop Quarter-Rate Bang-Bang Clock and Data Recovery Employing Deliberate-Current- Mismatch Wide-Frequency-Acquisition Technique[J]. IEEE Transactions on Circuits and Systems I: Regular Papers, 2023, 70(7), 2637-2650.
Authors:
Wang,Lin
;
Chen,Yong
;
Yang,Chaowei
;
Zhao,Xiaoteng
;
Mak,Pui In
; et al.
Favorite
|
TC[WOS]:
1
TC[Scopus]:
4
IF:
5.2
/
4.5
|
Submit date:2023/08/03
Bang-bang Clock And Data Recovery (Bbcdr)
Wide Capture Range
Single Loop
Frequency Detector (Fd)
Hybrid Control Circuit (Hcc)
Deliberate Current Mismatch
Ring Oscillator (Ro)
R-2r Dac
Positive (Pnc)
Negative (Nnc) And Zero (Znc) Net Current
Cmos
Bang-bang Phase Detector (Bbpd)
A 3.78-GHz Type-I Sampling PLL With a Fully Passive KPD-Doubled Primary-Secondary S-PD Measuring 39.6-fsRMSJitter, -260.2-dB FOM, and -70.96-dBc Reference Spur
Journal article
Huang, Yunbo, Chen, Yong, Zhao, Bo, Mak, Pui In, Martins, Rui P.. A 3.78-GHz Type-I Sampling PLL With a Fully Passive KPD-Doubled Primary-Secondary S-PD Measuring 39.6-fsRMSJitter, -260.2-dB FOM, and -70.96-dBc Reference Spur[J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70(4), 1463-1475.
Authors:
Huang, Yunbo
;
Chen, Yong
;
Zhao, Bo
;
Mak, Pui In
;
Martins, Rui P.
Favorite
|
TC[WOS]:
6
TC[Scopus]:
11
IF:
5.2
/
4.5
|
Submit date:2023/05/02
Cmos
Type-i Sampling Phase-locked Loop (S-pll)
Voltage-controlled Oscillator (Vco)
Reference (Ref) Feedthrough Suppression
Figure-of-merit (Fom)
Phase-detection Gain (Kpd)
Sampling Phase Detector (S-pd)
A 6-to-38Gb/s capture-range bang-bang clock and data recovery circuit with deliberate-current-mismatch frequency detection and interpolation-based multiphase clock generation
Journal article
Wang, Lin, Chen, Yong, Yang, Chaowei, Zhou, Xionghui, Han, Mei, Stefano, Crovetti Paolo, Mak, Pui In, Martins, Rui P.. A 6-to-38Gb/s capture-range bang-bang clock and data recovery circuit with deliberate-current-mismatch frequency detection and interpolation-based multiphase clock generation[J]. International Journal of Circuit Theory and Applications, 2023, 51(5), 1988-2015.
Authors:
Wang, Lin
;
Chen, Yong
;
Yang, Chaowei
;
Zhou, Xionghui
;
Han, Mei
; et al.
Favorite
|
TC[WOS]:
1
TC[Scopus]:
2
IF:
1.8
/
1.7
|
Submit date:2023/06/05
Bang-bang Clock And Data Recovery (Bbcdr)
Current Mismatch
Frequency Detector (Fd)
Hybrid Control Circuit (Hcc)
Phase Interpolator (Pi)
R-2r Digital-to-analog Converter (Dac)
Ring Oscillator (Ro)
Switched-capacitor (Sc) Array
Wide Capture Range
A 28-Gb/s 13.8-mW Half-Rate Bang-Bang Clock and Data Recovery Circuit Using Return-to-Zero-Based Symmetrical Bang-Bang Phase Detector
Conference paper
Ge, Xinyi, Chen, Yong, Wang, Lin, Qi, Nan, Mak, Pui In, Martins, Rui P.. A 28-Gb/s 13.8-mW Half-Rate Bang-Bang Clock and Data Recovery Circuit Using Return-to-Zero-Based Symmetrical Bang-Bang Phase Detector[C]:IEEE, 345 E 47TH ST, NEW YORK, NY 10017 USA, 2022.
Authors:
Ge, Xinyi
;
Chen, Yong
;
Wang, Lin
;
Qi, Nan
;
Mak, Pui In
; et al.
Favorite
|
TC[WOS]:
4
TC[Scopus]:
5
|
Submit date:2023/01/30
Bang-bang Phase Detector (Bbpd)
Charge Steering
Clock And Data Recovery (Cdr)
Cmos
Half Rate
Non- Return-to-zero (Nrz)
Quadrature Voltage-controlled Oscillator (Qvco)
Return-to-zero (Rz)
Rz-to-nrz Converter
A 6-to-7.5-GHz 54-fsrmsJitter Type-II Reference-Sampling PLL Featuring a Gain-Boosting Phase Detector for In-Band Phase-Noise Reduction
Journal article
Xu, Tailong, Zhong, Shenke, Yin, Jun, Mak, Pui In, Martins, Rui P.. A 6-to-7.5-GHz 54-fsrmsJitter Type-II Reference-Sampling PLL Featuring a Gain-Boosting Phase Detector for In-Band Phase-Noise Reduction[J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69(12), 4774-4786.
Authors:
Xu, Tailong
;
Zhong, Shenke
;
Yin, Jun
;
Mak, Pui In
;
Martins, Rui P.
Favorite
|
TC[WOS]:
6
TC[Scopus]:
8
IF:
5.2
/
4.5
|
Submit date:2023/01/30
Gain-boosting
Low Jitter
Low Phase Noise
Phase-locked Loop (Pll)
Reference Spur
Reference-sampling Phase Detector (Rspd)
Sampling Phase Detector (Spd)
Sub-sampling Phase Detector (Sspd)
Switched-capacitor Voltage Multiplier
A Low-Jitter and Low-Reference-Spur 320 GHz Signal Source With an 80 GHz Integer-N Phase-Locked Loop Using a Quadrature XOR Technique
Journal article
Yuan Liang, Chirn Chye Boon, Gengzhen Qi, Giannino Dziallas, Dietmar Kissinger, Herman Jalli Ng, Pui-In Mak, Yong Wang. A Low-Jitter and Low-Reference-Spur 320 GHz Signal Source With an 80 GHz Integer-N Phase-Locked Loop Using a Quadrature XOR Technique[J]. IEEE Transactions on Microwave Theory and Techniques, 2022, 70(5), 2642-2657.
Authors:
Yuan Liang
;
Chirn Chye Boon
;
Gengzhen Qi
;
Giannino Dziallas
;
Dietmar Kissinger
; et al.
Favorite
|
TC[WOS]:
11
TC[Scopus]:
23
IF:
4.1
/
4.2
|
Submit date:2022/05/17
Bicmos
Exclusive-or (Xor) Gate
Frequency Detector
Harmonic Cancellation
Jitter
Lock Detector
Phase Detector (Pd)
Phase Noise
Phase-locked Loop (Pll)
Terahertz (Thz)
Mismatch Analysis of DTCs With an Improved BIST-TDC in 28-nm CMOS
Journal article
Chen, Peng, Yin, Jun, Zhang, Feifei, Mak, Pui In, Martins, Rui P., Staszewski, Robert Bogdan. Mismatch Analysis of DTCs With an Improved BIST-TDC in 28-nm CMOS[J]. IEEE Transactions on Circuits and Systems I: Regular Papers, 2022, 69(1), 196-206.
Authors:
Chen, Peng
;
Yin, Jun
;
Zhang, Feifei
;
Mak, Pui In
;
Martins, Rui P.
; et al.
Favorite
|
TC[WOS]:
5
TC[Scopus]:
7
IF:
5.2
/
4.5
|
Submit date:2021/09/20
All-digital Pll (adPll)
Build-in Self-test (Bist)
Digital-to-time Converter (Dtc)
Fractional Spur
Jitter
Mismatch
Noise Shaping
Phase/frequency Detector (Pfd)
Phase Frequency Detectors
Self Calibration
Time-to-digital Converter (Tdc).
A 3.3-GHz Integer N-Type-II Sub-Sampling PLL Using a BFSK-Suppressed Push-Pull SS-PD and a Fast-Locking FLL Achieving -82.2-dBc REF Spur and -255-dB FOM
Journal article
Yang, Zunsong, Chen, Yong, Yuan, Jia, Mak, Pui In, Martins, Rui P.. A 3.3-GHz Integer N-Type-II Sub-Sampling PLL Using a BFSK-Suppressed Push-Pull SS-PD and a Fast-Locking FLL Achieving -82.2-dBc REF Spur and -255-dB FOM[J]. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2021, 30(2), 238-242.
Authors:
Yang, Zunsong
;
Chen, Yong
;
Yuan, Jia
;
Mak, Pui In
;
Martins, Rui P.
Favorite
|
TC[WOS]:
20
TC[Scopus]:
21
IF:
2.8
/
2.8
|
Submit date:2022/03/04
Binary Frequency Shift Keying (Bfsk)
Frequency-locked Loop (Fll)
Integer-n
Phase Detector (Pd)
Phase Noise (Pn)
Phase-locked Loop (Pll)
Push-pull
Reference (Ref) Spur
Sub-sampling (Ss)
Voltage-controlled Oscillator (Vco)