×
验证码:
换一张
Forgotten Password?
Stay signed in
Login With UMPASS
English
|
繁體
Login With UMPASS
Log In
ALL
ORCID
TI
AU
PY
SU
KW
TY
JN
DA
IN
PB
FP
ST
SM
Study Hall
Home
Faculties & Institutes
Scholars
Publications
Subjects
Statistics
News
Search in the results
Faculties & Institutes
Faculty of Scie... [14]
INSTITUTE OF MI... [13]
THE STATE KEY L... [11]
THE STATE KEY LA... [1]
Authors
MAK PUI IN [12]
RUI PAULO DA SIL... [7]
CHEN YONG [7]
YIN JUN [6]
YANG ZHIXIN [1]
LAW MAN KAY [1]
More...
Document Type
Journal article [11]
Conference paper [4]
Book chapter [1]
Date Issued
2025 [2]
2024 [4]
2023 [1]
2022 [3]
2021 [2]
2020 [3]
More...
Language
英語English [16]
Source Publication
IEEE Transaction... [3]
IEEE TRANSACTION... [2]
Analog Circuits ... [1]
European Solid-S... [1]
IEEE Journal of ... [1]
IEEE Microwave a... [1]
More...
Indexed By
SCIE [10]
CPCI-S [1]
ESCI [1]
Funding Organization
Funding Project
×
Knowledge Map
UM
Start a Submission
Submissions
Unclaimed
Claimed
Attach Fulltext
Bookmarks
Browse/Search Results:
1-10 of 16
Help
Selected(
0
)
Clear
Items/Page:
5
10
15
20
25
30
35
40
45
50
55
60
65
70
75
80
85
90
95
100
Sort:
Select
WOS Cited Times Ascending
WOS Cited Times Descending
Journal Impact Factor Ascending
Journal Impact Factor Descending
Title Ascending
Title Descending
Author Ascending
Author Descending
Issue Date Ascending
Issue Date Descending
Submit date Ascending
Submit date Descending
A comprehensive gear eccentricity dataset with multiple fault severity levels: Description, characteristics analysis, and fault diagnosis applications
Journal article
Li, Jiaming, Chen, Hao, Wang, Xian Bo, Yang, Zhi Xin. A comprehensive gear eccentricity dataset with multiple fault severity levels: Description, characteristics analysis, and fault diagnosis applications[J]. Mechanical Systems and Signal Processing, 2025, 224, 112068.
Authors:
Li, Jiaming
;
Chen, Hao
;
Wang, Xian Bo
;
Yang, Zhi Xin
Favorite
|
TC[WOS]:
0
TC[Scopus]:
0
IF:
7.9
/
8.0
|
Submit date:2025/01/22
Fault Diagnosis
Condition Monitoring
Multi-sensor Data
Spur Gear
Runout
Gear Eccentricity Dataset
Spectrum Analysis
Saliency Analysis
Analysis and Design of a Type-II Reference-Sampling PLL Using Gain-Boosting Phase Detector With Sampling Capacitor Reduction
Journal article
Xu, Tailong, Li, Haoran, Meng, Xi, Zhan, Xiangxun, Peng, Yatao, Yin, Jun, Yang, Shiheng, Fan, Chao, Huang, Zhixiang, Martins, Rui P., Mak, Pui In. Analysis and Design of a Type-II Reference-Sampling PLL Using Gain-Boosting Phase Detector With Sampling Capacitor Reduction[J]. IEEE Transactions on Circuits and Systems II: Express Briefs, 2025.
Authors:
Xu, Tailong
;
Li, Haoran
;
Meng, Xi
;
Zhan, Xiangxun
;
Peng, Yatao
; et al.
Favorite
|
TC[Scopus]:
0
IF:
4.0
/
3.7
|
Submit date:2025/01/22
Gain-boosting Phase Detector
Jitter
Phase Noise
Phase-locked Loop
Reference Spur
Reference-sampling
Analyses Concerning the Phase Noise and Nonlinear Behavior of the Charge-Sharing Integrator-Based Hybrid PLL
Journal article
Song, Jingrun, Yang, Xinyu, Liu, Jiaxu, Liu, Yueduo, Zhu, Zihao, Han, Zhengxuan, Zhang, Zehao, Liu, Jiaxin, Zhang, Hongshuai, Yin, Jun, Mak, Pui In, Yang, Shiheng. Analyses Concerning the Phase Noise and Nonlinear Behavior of the Charge-Sharing Integrator-Based Hybrid PLL[J]. IEEE Transactions on Circuits and Systems I: Regular Papers, 2024.
Authors:
Song, Jingrun
;
Yang, Xinyu
;
Liu, Jiaxu
;
Liu, Yueduo
;
Zhu, Zihao
; et al.
Favorite
|
TC[WOS]:
0
TC[Scopus]:
0
IF:
5.2
/
4.5
|
Submit date:2024/12/26
Charge-sharing Integrator
Hybrid Pll (hPll)
Digital Pll (dPll)
Digitally Controlled Oscillator (Dco)
Jitter
Multi-rate
Nonlinearity
Phase Noise (Pn)
Prediction
Spur
Spectrum
A 23.2-to-26-GHz Low-Jitter Fast-Locking Sub-Sampling PLL Based on a Function-Reused VCO-Buffer and a Type-I FLL With Rapid Phase Alignment
Journal article
Li, Haoran, Xu, Tailong, Meng, Xi, Yin, Jun, Martins, Rui P., Mak, Pui In. A 23.2-to-26-GHz Low-Jitter Fast-Locking Sub-Sampling PLL Based on a Function-Reused VCO-Buffer and a Type-I FLL With Rapid Phase Alignment[J]. IEEE Journal of Solid-State Circuits, 2024.
Authors:
Li, Haoran
;
Xu, Tailong
;
Meng, Xi
;
Yin, Jun
;
Martins, Rui P.
; et al.
Favorite
|
TC[WOS]:
0
TC[Scopus]:
0
IF:
4.6
/
5.6
|
Submit date:2024/10/10
Fast Locking
Frequency Synthesis
Frequency-locked Loop (Fll)
Low Jitter
Millimeter-wave (Mm-wave)
Phase-locked Loop (Pll)
Reference (Ref.) Spur
Sub-sampling Phase Detector (Sspd)
Voltage-controlled Oscillator (Vco)
A 6-GHz 78-fsRMS Double-Sampling PLL With Low-Ripple Bootstrapped DSPD and Retimer-Less MMD Achieving −92-dBc Reference Spur and −258-dB FOM
Journal article
Ren, Hongyu, Yang, Zunsong, Huang, Yunbo, Feng, Chaoping, Chen, Tianle, Zhang, Xinming, Meng, Xianghe, Yan, Weiwei, Zhang, Weidong, Iizuka, Tetsuya, Chen, Yong, Mak, Pui In, Han, Zhengsheng, Li, Bo. A 6-GHz 78-fsRMS Double-Sampling PLL With Low-Ripple Bootstrapped DSPD and Retimer-Less MMD Achieving −92-dBc Reference Spur and −258-dB FOM[J]. IEEE Microwave and Wireless Technology Letters, 2024, 34(5), 548-551.
Authors:
Ren, Hongyu
;
Yang, Zunsong
;
Huang, Yunbo
;
Feng, Chaoping
;
Chen, Tianle
; et al.
Favorite
|
TC[WOS]:
2
TC[Scopus]:
4
IF:
0
/
0
|
Submit date:2024/05/16
Double Sampling (Ds)
Figure Of Merit (Fom)
Frequency Synthesizer
Low Jitter
Low Power
Low Spur
Phase Detector (Pd)
Phase-locked Loop (Pll)
Phase Noise (Pn)
Reference Sampling (Rs)
Subsampling (Ss)
Type-i
A Type-II Reference-Sampling PLL with Non-Uniform Octuple-Sampling Phase Detector Achieving 55-fs JitterRMS, -91.9-dBc Reference Spur and -259-dB Jitter-Power FOM
Conference paper
Ren, Hongyu, Huang, Yunbo, Yang, Zunsong, Chen, Tianle, Meng, Xianghe, Yan, Weiwei, Zhang, Weidong, Li, Zhongmao, Iizuka, Tetsuya, Mak, Pui In, Chen, Yong, Li, Bo. A Type-II Reference-Sampling PLL with Non-Uniform Octuple-Sampling Phase Detector Achieving 55-fs JitterRMS, -91.9-dBc Reference Spur and -259-dB Jitter-Power FOM[C]:IEEE Computer Society, 2024, 113-116.
Authors:
Ren, Hongyu
;
Huang, Yunbo
;
Yang, Zunsong
;
Chen, Tianle
;
Meng, Xianghe
; et al.
Favorite
|
TC[WOS]:
0
TC[Scopus]:
0
|
Submit date:2024/12/05
Clock Generator
Frequency Synthesizer
Low Jitter
Low Power
Low Spur
Phase-locked Loop (Pll)
Reference Sampling
Type-ii
Power-Efficient RF and mm-Wave VCOs/PLL
Book chapter
出自: Analog Circuits and Signal Processing, Switzerland:Springer, 2023, 页码:51-89
Authors:
Hao Guo
;
Zunsong Yang
;
Chee Cheow Lim
;
Harikrishnan Ramiah
;
Yatao Peng
; et al.
Favorite
|
TC[Scopus]:
0
|
Submit date:2023/08/03
Harmonic Tuning
Inverse Class-f
Jitter
Millimeter Wave (mm-Wave)
Mode-switching
Phase Noise
Phase-locked Loop (Pll)
Reference Spur
Subsampling
Voltage-controlled Oscillator (Vco)
A 6-to-7.5-GHz 54-fsrmsJitter Type-II Reference-Sampling PLL Featuring a Gain-Boosting Phase Detector for In-Band Phase-Noise Reduction
Journal article
Xu, Tailong, Zhong, Shenke, Yin, Jun, Mak, Pui In, Martins, Rui P.. A 6-to-7.5-GHz 54-fsrmsJitter Type-II Reference-Sampling PLL Featuring a Gain-Boosting Phase Detector for In-Band Phase-Noise Reduction[J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69(12), 4774-4786.
Authors:
Xu, Tailong
;
Zhong, Shenke
;
Yin, Jun
;
Mak, Pui In
;
Martins, Rui P.
Favorite
|
TC[WOS]:
9
TC[Scopus]:
11
IF:
5.2
/
4.5
|
Submit date:2023/01/30
Gain-boosting
Low Jitter
Low Phase Noise
Phase-locked Loop (Pll)
Reference Spur
Reference-sampling Phase Detector (Rspd)
Sampling Phase Detector (Spd)
Sub-sampling Phase Detector (Sspd)
Switched-capacitor Voltage Multiplier
Mismatch Analysis of DTCs With an Improved BIST-TDC in 28-nm CMOS
Journal article
Chen, Peng, Yin, Jun, Zhang, Feifei, Mak, Pui In, Martins, Rui P., Staszewski, Robert Bogdan. Mismatch Analysis of DTCs With an Improved BIST-TDC in 28-nm CMOS[J]. IEEE Transactions on Circuits and Systems I: Regular Papers, 2022, 69(1), 196-206.
Authors:
Chen, Peng
;
Yin, Jun
;
Zhang, Feifei
;
Mak, Pui In
;
Martins, Rui P.
; et al.
Favorite
|
TC[WOS]:
8
TC[Scopus]:
10
IF:
5.2
/
4.5
|
Submit date:2021/09/20
All-digital Pll (adPll)
Build-in Self-test (Bist)
Digital-to-time Converter (Dtc)
Fractional Spur
Jitter
Mismatch
Noise Shaping
Phase/frequency Detector (Pfd)
Phase Frequency Detectors
Self Calibration
Time-to-digital Converter (Tdc).
Modelling and Analysis of ?S-Modulation-Based Output Spectrum Spur Reduction in Dual-Path Hybrid DC-DC Converters
Conference paper
Zhang, Xiongjie, Jiang, Yang, Law, Man Kay, Mak, Pui In, Martins, Rui P.. Modelling and Analysis of ?S-Modulation-Based Output Spectrum Spur Reduction in Dual-Path Hybrid DC-DC Converters[C], 2022, 269-272.
Authors:
Zhang, Xiongjie
;
Jiang, Yang
;
Law, Man Kay
;
Mak, Pui In
;
Martins, Rui P.
Favorite
|
TC[WOS]:
0
TC[Scopus]:
0
|
Submit date:2023/03/21
Dc-dc Converter
Dual-path Hybrid
Mash
Output Spectrum
Sigma-delta Modulator
Spur Reduction