×
验证码:
换一张
Forgotten Password?
Stay signed in
Login With UMPASS
English
|
繁體
Login With UMPASS
Log In
ALL
ORCID
TI
AU
PY
SU
KW
TY
JN
DA
IN
PB
FP
ST
SM
Study Hall
Image search
Paste the image URL
Home
Faculties & Institutes
Scholars
Publications
Subjects
Statistics
News
Search in the results
Faculties & Institutes
Faculty of Scie... [64]
INSTITUTE OF MI... [49]
RECTOR'S OFFICE [7]
THE STATE KEY LA... [3]
Authors
RUI PAULO DA SI... [51]
U SENG PAN [46]
SIN SAI WENG [29]
ZHU YAN [17]
CHAN CHI HANG [16]
LU YAN [8]
More...
Document Type
Conference pape... [51]
Journal article [19]
Date Issued
2019 [4]
2018 [11]
2017 [13]
2016 [2]
2011 [11]
2010 [5]
More...
Language
英語English [65]
Source Publication
IEEE Asia-Pacifi... [7]
Proceedings - IE... [6]
Midwest Symposiu... [4]
2011 Proceedings... [3]
Asia Pacific Con... [3]
IEEE TRANSACTION... [3]
More...
Indexed By
CPCI-S [31]
SCIE [24]
EI [4]
CPCI [2]
Funding Organization
Funding Project
×
Knowledge Map
UM
Start a Submission
Submissions
Unclaimed
Claimed
Attach Fulltext
Bookmarks
Browse/Search Results:
1-10 of 70
Help
Selected(
0
)
Clear
Items/Page:
5
10
15
20
25
30
35
40
45
50
55
60
65
70
75
80
85
90
95
100
Sort:
Select
Issue Date Ascending
Issue Date Descending
Title Ascending
Title Descending
Author Ascending
Author Descending
WOS Cited Times Ascending
WOS Cited Times Descending
Submit date Ascending
Submit date Descending
Journal Impact Factor Ascending
Journal Impact Factor Descending
A High DR High-Input-Impedance Programmable-Gain ECG Acquisition Interface with Non-inverting Continuous Time Sigma-Delta Modulator
Conference paper
Junhao Liang, Sai-Weng Sin, U. Seng-Pan, Franco Maloberti, R.P. Martins, Hanjun Jiang. A High DR High-Input-Impedance Programmable-Gain ECG Acquisition Interface with Non-inverting Continuous Time Sigma-Delta Modulator[C]:IEEE, 2019, 309-312.
Authors:
Junhao Liang
;
Sai-Weng Sin
;
U. Seng-Pan
;
Franco Maloberti
;
R.P. Martins
; et al.
Favorite
|
TC[WOS]:
4
TC[Scopus]:
6
|
Submit date:2021/03/09
Ct Sigma Delta Ad Converter
Ecg
High Impedance
Non-invertering Integrator
Programmable Integrator
A 550μW 20kHz BW 100.8DB SNDR Linear-Exponential Multi-Bit Incremental Converter with 256-cycles in 65NM CMOS
Conference paper
Wang B., Sin S.-W., Seng-Pan U., Malobertr F., MartinMartinss R.P.. A 550μW 20kHz BW 100.8DB SNDR Linear-Exponential Multi-Bit Incremental Converter with 256-cycles in 65NM CMOS[C], 2019, 207-208.
Authors:
Wang B.
;
Sin S.-W.
;
Seng-Pan U.
;
Malobertr F.
;
MartinMartinss R.P.
Favorite
|
TC[WOS]:
44
TC[Scopus]:
12
|
Submit date:2019/02/11
Design of a High-Speed Time-Interleaved Sub-Ranging SAR ADC with Optimal Code Transfer Technique
Journal article
Xing D., Zhu Y., Chan C.-H., Maloberti F., Seng-Pan U., Martins R.P.. Design of a High-Speed Time-Interleaved Sub-Ranging SAR ADC with Optimal Code Transfer Technique[J]. IEEE Transactions on Circuits and Systems I: Regular Papers, 2019, 66(2), 489-501.
Authors:
Xing D.
;
Zhu Y.
;
Chan C.-H.
;
Maloberti F.
;
Seng-Pan U.
; et al.
Favorite
|
TC[WOS]:
2
TC[Scopus]:
5
IF:
5.2
/
4.5
|
Submit date:2019/02/11
Reference Interference
Sar Adc
Time-interleaved Scheme
Two-step Sar Conversion
Accuracy-enhanced variance-based time-skew calibration using SAR as window detector
Journal article
Liu J., Chan C.-H., Sin S.-W., Seng-Pan U., Martins R.P.. Accuracy-enhanced variance-based time-skew calibration using SAR as window detector[J]. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2019, 27(2), 481-485.
Authors:
Liu J.
;
Chan C.-H.
;
Sin S.-W.
;
Seng-Pan U.
;
Martins R.P.
Favorite
|
TC[WOS]:
13
TC[Scopus]:
13
IF:
2.8
/
2.8
|
Submit date:2019/02/13
Bandwidth Mismatches
Split-digital To Analog Converter (Dac)
Successive-approximation-register (Sar) Analog-to-digital Converter (Adc)
Time-interleaved (Ti)
Variance Based
Window Detector (Wd)
A 7b 2 GS/s Time-Interleaved SAR ADC with Time Skew Calibration Based on Current Integrating Sampler
Conference paper
Jiang W., Zhu Y., Chan C.-H., Murmann B., Seng-Pan U., Martins R.P.. A 7b 2 GS/s Time-Interleaved SAR ADC with Time Skew Calibration Based on Current Integrating Sampler[C], 2018, 235-238.
Authors:
Jiang W.
;
Zhu Y.
;
Chan C.-H.
;
Murmann B.
;
Seng-Pan U.
; et al.
Favorite
|
TC[WOS]:
4
TC[Scopus]:
5
|
Submit date:2019/02/11
Background Calibration
Current Integrating Sampler
Time-interleaved Adc
Timing Skew
Gain Error Calibrations for Two-Step ADCs: Optimizations Either in Accuracy or Chip Area
Journal article
Wang, Guan Cheng, Zhu, Yan, Chan, Chi-Hang, Seng-Pan, U., Martins, Rui P.. Gain Error Calibrations for Two-Step ADCs: Optimizations Either in Accuracy or Chip Area[J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26(11), 2279-2289.
Authors:
Wang, Guan Cheng
;
Zhu, Yan
;
Chan, Chi-Hang
;
Seng-Pan, U.
;
Martins, Rui P.
Favorite
|
TC[WOS]:
2
TC[Scopus]:
2
IF:
2.8
/
2.8
|
Submit date:2019/01/17
Bridge Digital-to-analog Converter (Dac)
Gain Error Calibration
Successive Approximation Register (Sar)
Analog-to-digital Converters (Adcs)
Testing Signal Generation (Tsg)
A 6.78 MHz active voltage doubler with near-optimal on/off delay compensation for wireless power transfer systems
Conference paper
Mao F., Lu Y., Seng-Pan U., Martins R.P.. A 6.78 MHz active voltage doubler with near-optimal on/off delay compensation for wireless power transfer systems[C], 2018, 1-4.
Authors:
Mao F.
;
Lu Y.
;
Seng-Pan U.
;
Martins R.P.
Favorite
|
TC[WOS]:
1
TC[Scopus]:
3
|
Submit date:2019/02/11
Delay Compensation
Feedback Loop
Implantable Medical Devices
Real Time
Voltage Doubler
Wireless Power Transfer
Analysis of common-mode interference and jitter of clock receiver circuits with improved topology
Journal article
Yang X., Zhu Y., Chan C.-H., Seng-Pan U., Martins R.P.. Analysis of common-mode interference and jitter of clock receiver circuits with improved topology[J]. IEEE Transactions on Circuits and Systems I: Regular Papers, 2018, 65(6), 1819-1829.
Authors:
Yang X.
;
Zhu Y.
;
Chan C.-H.
;
Seng-Pan U.
;
Martins R.P.
Favorite
|
TC[WOS]:
7
TC[Scopus]:
9
|
Submit date:2019/02/11
Isf
Low Clock Jitter Circuit
Self-bias
A Single-Stage Current-Mode Active Rectifier with Accurate Output-Current Regulation for IoT
Conference paper
Mao F., Lu Y., Lin J., Zhan C., Seng-Pan U., Martins R.P.. A Single-Stage Current-Mode Active Rectifier with Accurate Output-Current Regulation for IoT[C], 2018.
Authors:
Mao F.
;
Lu Y.
;
Lin J.
;
Zhan C.
;
Seng-Pan U.
; et al.
Favorite
|
TC[WOS]:
7
TC[Scopus]:
10
|
Submit date:2019/02/11
Ac-dc Converter
Current Sensing
Current-mode Active Rectifier
Wireless Charging
Wireless Power Transfer (Wpt)
Quick and cost-efficient A/D converter static characterization using low-precision testing signal
Journal article
Qin, Wei Wei, Sin, Sai-Weng, Seng-Pan, U., Martins, Rui Paulo. Quick and cost-efficient A/D converter static characterization using low-precision testing signal[J]. MICROELECTRONICS JOURNAL, 2018, 74, 86-93.
Authors:
Qin, Wei Wei
;
Sin, Sai-Weng
;
Seng-Pan, U.
;
Martins, Rui Paulo
Favorite
|
TC[WOS]:
1
TC[Scopus]:
2
IF:
1.9
/
1.7
|
Submit date:2018/10/30
Analog-to-digital Converter (Adc)
Static Characterization Estimation
Adc Testing
Ramp Testing
Nonlinear Input Signal
Attenuated Input Signal