×
验证码:
换一张
Forgotten Password?
Stay signed in
Login With UMPASS
English
|
繁體
Login With UMPASS
Log In
ALL
ORCID
TI
AU
PY
SU
KW
TY
JN
DA
IN
PB
FP
ST
SM
Study Hall
Image search
Paste the image URL
Home
Faculties & Institutes
Scholars
Publications
Subjects
Statistics
News
Search in the results
Faculties & Institutes
Faculty of Scien... [3]
THE STATE KEY LA... [2]
INSTITUTE OF MIC... [2]
Authors
SIN SAI WENG [3]
RUI PAULO DA SIL... [2]
GUO MINGQIANG [2]
Document Type
Conference paper [2]
Journal article [2]
Date Issued
2020 [2]
2019 [2]
Language
英語English [4]
Source Publication
IEEE Journal of ... [2]
Proc. of IEEE Cu... [1]
Proceedings of t... [1]
Indexed By
SCIE [2]
CPCI-S [1]
EI [1]
Funding Organization
Funding Project
×
Knowledge Map
UM
Start a Submission
Submissions
Unclaimed
Claimed
Attach Fulltext
Bookmarks
Browse/Search Results:
1-4 of 4
Help
Selected(
0
)
Clear
Items/Page:
5
10
15
20
25
30
35
40
45
50
55
60
65
70
75
80
85
90
95
100
Sort:
Select
Issue Date Ascending
Issue Date Descending
Title Ascending
Title Descending
Author Ascending
Author Descending
WOS Cited Times Ascending
WOS Cited Times Descending
Submit date Ascending
Submit date Descending
Journal Impact Factor Ascending
Journal Impact Factor Descending
A 1.6-GS/s 12.2-mW Seven-/Eight-Way Split Time-Interleaved SAR ADC Achieving 54.2-dB SNDR with Digital Background Timing Mismatch Calibration
Journal article
Guo,Mingqiang, Mao,Jiaji, Sin,Sai Weng, Wei,Hegong, Martins,Rui P.. A 1.6-GS/s 12.2-mW Seven-/Eight-Way Split Time-Interleaved SAR ADC Achieving 54.2-dB SNDR with Digital Background Timing Mismatch Calibration[J]. IEEE Journal of Solid-State Circuits, 2020, 55(3), 693-705.
Authors:
Guo,Mingqiang
;
Mao,Jiaji
;
Sin,Sai Weng
;
Wei,Hegong
;
Martins,Rui P.
Adobe PDF
|
Favorite
|
TC[WOS]:
50
TC[Scopus]:
53
IF:
4.6
/
5.6
|
Submit date:2021/03/04
Analog-to-digital Converter (Adc)
Digital Background Calibration
Split Adc
Time-interleaved (Ti) Adc
Timing-skew Mismatch
A 1.6-GS/s 12.2-mW Seven-/Eight-Way Split Time-Interleaved SAR ADC Achieving 54.2-dB SNDR With Digital Background Timing Mismatch Calibration
Journal article
Guo Mingqiang, Mao Jiaji, Sin Sai-Weng, Wei Hegong, Rui P. Martins. A 1.6-GS/s 12.2-mW Seven-/Eight-Way Split Time-Interleaved SAR ADC Achieving 54.2-dB SNDR With Digital Background Timing Mismatch Calibration[J]. IEEE Journal of Solid-State Circuits, 2020, 55(3), 693-705.
Authors:
Guo Mingqiang
;
Mao Jiaji
;
Sin Sai-Weng
;
Wei Hegong
;
Rui P. Martins
Adobe PDF
|
Favorite
|
TC[WOS]:
50
TC[Scopus]:
53
IF:
4.6
/
5.6
|
Submit date:2022/08/20
Analog-to-Digital Converter (Adc), Digital Background CalibraTion, Split Adc, Time-interleaved (Ti) Adc, Timing-skew Mismatch
A 1.6GS/s 12.2mW 7/8-way Split Time-interleaved SAR ADC with Digital Background Mismatch Calibration
Conference paper
Guo, M., Mao, J., Sin, S. W., Wei, H., Martins, R. P.. A 1.6GS/s 12.2mW 7/8-way Split Time-interleaved SAR ADC with Digital Background Mismatch Calibration[C], 2019.
Authors:
Guo, M.
;
Mao, J.
;
Sin, S. W.
;
Wei, H.
;
Martins, R. P.
Favorite
|
|
Submit date:2022/01/25
SAR analog-to-digital converter (ADC)
time-interleaved (TI) ADC
timing-skew calibration
split ADC
background mismatch calibration
A 10b 1.6GS/s 12.2mW 7/8-way Split Time-interleaved SAR ADC with Digital Background Mismatch Calibration
Conference paper
Guo,Mingqiang, Mao,Jiaji, Sin,Sai Weng, Wei,Hegong, Martins,R. P.. A 10b 1.6GS/s 12.2mW 7/8-way Split Time-interleaved SAR ADC with Digital Background Mismatch Calibration[C], IEEE, 345 E 47TH ST, NEW YORK, NY 10017 USA:IEEE, 2019, 8780222.
Authors:
Guo,Mingqiang
;
Mao,Jiaji
;
Sin,Sai Weng
;
Wei,Hegong
;
Martins,R. P.
Adobe PDF
|
Favorite
|
TC[WOS]:
13
TC[Scopus]:
9
|
Submit date:2021/03/09
Sar Analog-to-digital Converter (Adc)
Time-interleaved (Ti) Adc
Timing-skew Calibration
Split Adc
Background Mismatch Calibration