×
验证码:
换一张
Forgotten Password?
Stay signed in
Login With UMPASS
English
|
繁體
Login With UMPASS
Log In
ALL
ORCID
TI
AU
PY
SU
KW
TY
JN
DA
IN
PB
FP
ST
SM
Study Hall
Image search
Paste the image URL
Home
Faculties & Institutes
Scholars
Publications
Subjects
Statistics
News
Search in the results
Faculties & Institutes
INSTITUTE OF MIC... [1]
Faculty of Busin... [1]
Faculty of Scien... [1]
Authors
RUI PAULO DA SIL... [1]
U SENG PAN [1]
DAI NINGYI [1]
SIN SAI WENG [1]
WONG MAN CHUNG [1]
WONG CHI KONG [1]
More...
Document Type
Conference paper [1]
Journal article [1]
Date Issued
2022 [1]
2011 [1]
Language
英語English [2]
Source Publication
Marketing Letter... [1]
Proceedings of t... [1]
Indexed By
CPCI-S [1]
SSCI [1]
Funding Organization
Funding Project
×
Knowledge Map
UM
Start a Submission
Submissions
Unclaimed
Claimed
Attach Fulltext
Bookmarks
Browse/Search Results:
1-2 of 2
Help
Selected(
0
)
Clear
Items/Page:
5
10
15
20
25
30
35
40
45
50
55
60
65
70
75
80
85
90
95
100
Sort:
Select
Issue Date Ascending
Issue Date Descending
Journal Impact Factor Ascending
Journal Impact Factor Descending
WOS Cited Times Ascending
WOS Cited Times Descending
Submit date Ascending
Submit date Descending
Title Ascending
Title Descending
Author Ascending
Author Descending
The memory-search frame effect: Impacts on consumers’ retrieval and evaluation of consumption experiences
Journal article
Si, Kao, Dai, Xianchi. The memory-search frame effect: Impacts on consumers’ retrieval and evaluation of consumption experiences[J]. Marketing Letters, 2022, 33(1), 5-17.
Authors:
Si, Kao
;
Dai, Xianchi
Adobe PDF
|
Favorite
|
TC[WOS]:
3
TC[Scopus]:
2
IF:
2.5
/
3.7
|
Submit date:2022/04/06
Age
Memory
Reference Frame
Temporal Distance
FPGA-based decoupled double synchronous reference frame PLL for active power filters
Conference paper
Bo Sun, Ning-Yi Dai, U-Fat Chio, Man-Chung Wong, Chi-Kong Wong, Sai-Weng Sin, Seng-Pan U, R. P. Martins. FPGA-based decoupled double synchronous reference frame PLL for active power filters[C]. IEEE, 345 E 47TH ST, NEW YORK, NY 10017 USA:IEEE, 2011, 2145-2150.
Authors:
Bo Sun
;
Ning-Yi Dai
;
U-Fat Chio
;
Man-Chung Wong
;
Chi-Kong Wong
; et al.
Favorite
|
TC[WOS]:
9
TC[Scopus]:
12
|
Submit date:2018/12/23
Decoupled Double Synchronous Reference Frame Phase-locked Loop (Ddsrf-pll)
Field-programmable Gate Array (Fpga)
Shunt Active Power Filter (Sapf)