×
验证码:
换一张
Forgotten Password?
Stay signed in
Login With UMPASS
English
|
繁體
Login With UMPASS
Log In
ALL
ORCID
TI
AU
PY
SU
KW
TY
JN
DA
IN
PB
FP
ST
SM
Study Hall
Home
Faculties & Institutes
Scholars
Publications
Subjects
Statistics
News
Search in the results
Faculties & Institutes
INSTITUTE OF MIC... [2]
Faculty of Scien... [2]
THE STATE KEY LA... [1]
Authors
RUI PAULO DA SIL... [2]
MAK PUI IN [1]
LEI KA MENG [1]
ZHU YAN [1]
CHAN CHI HANG [1]
Document Type
Journal article [2]
Date Issued
2023 [1]
2022 [1]
Language
英語English [2]
Source Publication
IEEE Sensors Jou... [1]
IEEE TRANSACTION... [1]
Indexed By
SCIE [2]
Funding Organization
Funding Project
×
Knowledge Map
UM
Start a Submission
Submissions
Unclaimed
Claimed
Attach Fulltext
Bookmarks
Browse/Search Results:
1-2 of 2
Help
Selected(
0
)
Clear
Items/Page:
5
10
15
20
25
30
35
40
45
50
55
60
65
70
75
80
85
90
95
100
Sort:
Select
Journal Impact Factor Ascending
Journal Impact Factor Descending
Issue Date Ascending
Issue Date Descending
Submit date Ascending
Submit date Descending
WOS Cited Times Ascending
WOS Cited Times Descending
Title Ascending
Title Descending
Author Ascending
Author Descending
A CMOS Hall Sensors Array with Integrated Readout Circuit Resilient to Local Magnetic Interference from Current-Carrying Traces
Journal article
Zou,Hengchen, Lei,Ka Meng, Martins,Rui P., Mak,Pui In. A CMOS Hall Sensors Array with Integrated Readout Circuit Resilient to Local Magnetic Interference from Current-Carrying Traces[J]. IEEE Sensors Journal, 2023, 23(14), 16145-16153.
Authors:
Zou,Hengchen
;
Lei,Ka Meng
;
Martins,Rui P.
;
Mak,Pui In
Favorite
|
TC[WOS]:
3
TC[Scopus]:
3
IF:
4.3
/
4.2
|
Submit date:2023/08/03
Array
Capacitively-coupled Instrumentation Amplifier (Ccia)
Hall Sensors
Magnetic Field Interference
Ripple Reduction Loop (Rrl)
Spinning
Supply-Noise-Desensitized Techniques for Low Jitter RO-Based PLL Achieving ≤1.6 ps RMS Jitter Within Full-Spectrum Supply Interference
Journal article
Yu Duan, Chi-Hang Chan, Yan Zhu, Rui Paulo Martins. Supply-Noise-Desensitized Techniques for Low Jitter RO-Based PLL Achieving ≤1.6 ps RMS Jitter Within Full-Spectrum Supply Interference[J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69(12), 4799-4809.
Authors:
Yu Duan
;
Chi-Hang Chan
;
Yan Zhu
;
Rui Paulo Martins
Favorite
|
TC[WOS]:
1
TC[Scopus]:
2
IF:
5.2
/
4.5
|
Submit date:2023/01/30
Digital-regulated Supply Noise Cancellation (Dsnc)
Interference Reduction
Jitter
Phase Noise Cancellation (Pnc)
Phase-locked Loop
Phase-locked Loop (Pll)
Ring Voltage-controlled Oscillator (Rvco)
Supply Noise Suppression