×
验证码:
换一张
Forgotten Password?
Stay signed in
Login With UMPASS
English
|
繁體
Login With UMPASS
Log In
ALL
ORCID
TI
AU
PY
SU
KW
TY
JN
DA
IN
PB
FP
ST
SM
Study Hall
Image search
Paste the image URL
Home
Faculties & Institutes
Scholars
Publications
Subjects
Statistics
News
Search in the results
Faculties & Institutes
Faculty of Scien... [4]
INSTITUTE OF MIC... [3]
THE STATE KEY LA... [1]
Faculty of Arts ... [1]
Authors
MAK PUI IN [4]
RUI PAULO DA SIL... [3]
LAW MAN KAY [1]
UN KA FAI [1]
LEI KA MENG [1]
YU WEI HAN [1]
More...
Document Type
Conference paper [5]
Date Issued
2024 [4]
2018 [1]
Language
英語English [5]
Source Publication
Digest of Techni... [4]
2018 23rd Asia a... [1]
Indexed By
Funding Organization
Funding Project
×
Knowledge Map
UM
Start a Submission
Submissions
Unclaimed
Claimed
Attach Fulltext
Bookmarks
Browse/Search Results:
1-5 of 5
Help
Selected(
0
)
Clear
Items/Page:
5
10
15
20
25
30
35
40
45
50
55
60
65
70
75
80
85
90
95
100
Sort:
Select
Issue Date Ascending
Issue Date Descending
Journal Impact Factor Ascending
Journal Impact Factor Descending
WOS Cited Times Ascending
WOS Cited Times Descending
Submit date Ascending
Submit date Descending
Title Ascending
Title Descending
Author Ascending
Author Descending
28.3 A 12-28V to 0.6-1.8V Ratio-Regulatable Dickson SC Converter with Dual-Mode Phase Misalignment Operations Achieving 93.1% Efficiency and 6A Output
Conference paper
Ma, Qiaobo, Jiang, Yang, Li, Huihua, Zhang, Xiongjie, Law, Man Kay, Martins, Rui P., Mak, Pui In. 28.3 A 12-28V to 0.6-1.8V Ratio-Regulatable Dickson SC Converter with Dual-Mode Phase Misalignment Operations Achieving 93.1% Efficiency and 6A Output[C]:Institute of Electrical and Electronics Engineers Inc., 2024, 460-462.
Authors:
Ma, Qiaobo
;
Jiang, Yang
;
Li, Huihua
;
Zhang, Xiongjie
;
Law, Man Kay
; et al.
Favorite
|
TC[Scopus]:
1
|
Submit date:2024/05/16
Switches
Universal Serial Bus
Regulation
Topology
System-on-chip
Solid State Circuits
Inductors
34.6 A 28nm 72.12TFLOPS/W Hybrid-Domain Outer-Product Based Floating-Point SRAM Computing-in-Memory Macro with Logarithm Bit-Width Residual ADC
Conference paper
Yuan, Yiyang, Yang, Yiming, Wang, Xinghua, Li, Xiaoran, Ma, Cailian, Chen, Qirui, Tang, Meini, Wei, Xi, Hou, Zhixian, Zhu, Jialiang, Wu, Hao, Ren, Qirui, Xing, Guozhong, Mak, Pui In, Zhang, Feng. 34.6 A 28nm 72.12TFLOPS/W Hybrid-Domain Outer-Product Based Floating-Point SRAM Computing-in-Memory Macro with Logarithm Bit-Width Residual ADC[C]:Institute of Electrical and Electronics Engineers Inc., 2024, 576-578.
Authors:
Yuan, Yiyang
;
Yang, Yiming
;
Wang, Xinghua
;
Li, Xiaoran
;
Ma, Cailian
; et al.
Favorite
|
TC[Scopus]:
2
|
Submit date:2024/05/16
Training
Random Access Memory
Throughput
Common Information Model (Computing)
System-on-chip
Solid State Circuits
Complexity Theory
3.3 A 0.5V 6.14μW Trimming-Free Single-XO Dual-Output Frequency Reference with [5.1nJ, 120μs] XO Startup and [8.1nJ, 200μs] Successive-Approximation-Based RTC Calibration
Conference paper
Luo, Rui, Lei, Ka Meng, Martins, Rui P., Mak, Pui In. 3.3 A 0.5V 6.14μW Trimming-Free Single-XO Dual-Output Frequency Reference with [5.1nJ, 120μs] XO Startup and [8.1nJ, 200μs] Successive-Approximation-Based RTC Calibration[C]:Institute of Electrical and Electronics Engineers Inc., 2024, 58-60.
Authors:
Luo, Rui
;
Lei, Ka Meng
;
Martins, Rui P.
;
Mak, Pui In
Favorite
|
TC[Scopus]:
0
|
Submit date:2024/05/16
Training
Costs
Real-time Systems
Calibration
Solid State Circuits
Quartz Crystals
Oscillators
17.9 A 1.8% FAR, 2ms Decision Latency, 1.73nJ/Decision Keywords Spotting (KWS) Chip Incorporating Transfer-Computing Speaker Verification, Hybrid-Domain Computing and Scalable 5T-SRAM
Conference paper
Tan, Fei, Yu, Wei Han, Lin, Jinhai, Un, Ka Fai, Martins, Rui P., Mak, Pui In. 17.9 A 1.8% FAR, 2ms Decision Latency, 1.73nJ/Decision Keywords Spotting (KWS) Chip Incorporating Transfer-Computing Speaker Verification, Hybrid-Domain Computing and Scalable 5T-SRAM[C]:Institute of Electrical and Electronics Engineers Inc., 2024, 330-332.
Authors:
Tan, Fei
;
Yu, Wei Han
;
Lin, Jinhai
;
Un, Ka Fai
;
Martins, Rui P.
; et al.
Favorite
|
TC[Scopus]:
1
|
Submit date:2024/05/16
Computational Modeling
User Experience
Hardware
Computational Efficiency
Solid State Circuits
A dual-output SC converter with dynamic power allocation for multicore application processors,
Conference paper
Jiang, J., Lu, Y., Liu, X., Ki, W.-H., Mok, P. K. T., U, S.-P., Martins, R. P.. A dual-output SC converter with dynamic power allocation for multicore application processors,[C], 2018.
Authors:
Jiang, J.
;
Lu, Y.
;
Liu, X.
;
Ki, W.-H.
;
Mok, P. K. T.
; et al.
Favorite
|
|
Submit date:2022/01/24
Solid state circuits
Dynamic scheduling
Resource management
Very large scale integration