×
验证码:
换一张
Forgotten Password?
Stay signed in
Login With UMPASS
English
|
繁體
Login With UMPASS
Log In
ALL
ORCID
TI
AU
PY
SU
KW
TY
JN
DA
IN
PB
FP
ST
SM
Study Hall
Image search
Paste the image URL
Home
Faculties & Institutes
Scholars
Publications
Subjects
Statistics
News
Search in the results
Faculties & Institutes
Faculty of Scien... [2]
Institute of Chi... [1]
THE STATE KEY LA... [1]
INSTITUTE OF MIC... [1]
Authors
VAI MANG I [3]
MAK PUI IN [1]
PUN SIO HANG [1]
LAW MAN KAY [1]
Document Type
Journal article [2]
Conference paper [1]
Date Issued
2016 [1]
2015 [2]
Language
英語English [3]
Source Publication
21st Asia and So... [1]
IEEE Transaction... [1]
IEEE Transaction... [1]
Indexed By
SCIE [1]
Funding Organization
Funding Project
×
Knowledge Map
UM
Start a Submission
Submissions
Unclaimed
Claimed
Attach Fulltext
Bookmarks
Browse/Search Results:
1-3 of 3
Help
Selected(
0
)
Clear
Items/Page:
5
10
15
20
25
30
35
40
45
50
55
60
65
70
75
80
85
90
95
100
Sort:
Select
Issue Date Ascending
Issue Date Descending
Journal Impact Factor Ascending
Journal Impact Factor Descending
WOS Cited Times Ascending
WOS Cited Times Descending
Submit date Ascending
Submit date Descending
Title Ascending
Title Descending
Author Ascending
Author Descending
Sub-threshold VLSI-Logic Family Exploiting Unbalanced Pull-up/down Network, Logical Effort and Inverse-Narrow-Width Techniques
Conference paper
Li, M., Ieong, C. I., Law, M. K., Mak, P. I., Vai, M. I., Pun, S. H., Martins, R. P.. Sub-threshold VLSI-Logic Family Exploiting Unbalanced Pull-up/down Network, Logical Effort and Inverse-Narrow-Width Techniques[C], 2016.
Authors:
Li, M.
;
Ieong, C. I.
;
Law, M. K.
;
Mak, P. I.
;
Vai, M. I.
; et al.
Favorite
|
|
Submit date:2022/01/24
Sub-threshold Logic
Unbalanced Pull-up/down Network
Logical Effort
Inverse-Narrow-Width Effect
Energy Optimized Sub-threshold VLSI Logic Family with Unbalanced Pull-up/down Network and Inverse-Narrow-Width Techniques
Journal article
Li, M., Ieong, C. I., Law, M. K., Mak, P. I., Vai, M. I., Pun, S. H., Martins, R. P.. Energy Optimized Sub-threshold VLSI Logic Family with Unbalanced Pull-up/down Network and Inverse-Narrow-Width Techniques[J]. IEEE Transactions on Very large scale integration systems, 2015, 3119-3123.
Authors:
Li, M.
;
Ieong, C. I.
;
Law, M. K.
;
Mak, P. I.
;
Vai, M. I.
; et al.
Favorite
|
IF:
2.8
/
2.8
|
Submit date:2022/01/24
CMOS
Electrocardiography (ECG)
device sizing
finite impulse response (FIR) filter
inverse-narrow-width (INW)
logical effort
process-voltage-temperature (PVT) variations
sub-threshold standard logic library
ultra-low-energy
ultra-low-voltage
Energy Optimized Subthreshold VLSI Logic Family with Unbalanced Pull-Up/Down Network and Inverse Narrow-Width Techniques
Journal article
Ming-Zhong Li, Chio-In Ieong, Man-Kay Law, Pui-In Mak, Mang-I Vai, Sio-Hang Pun, Rui P. Martins. Energy Optimized Subthreshold VLSI Logic Family with Unbalanced Pull-Up/Down Network and Inverse Narrow-Width Techniques[J]. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2015, 23(12), 3119-3123.
Authors:
Ming-Zhong Li
;
Chio-In Ieong
;
Man-Kay Law
;
Pui-In Mak
;
Mang-I Vai
; et al.
Favorite
|
TC[WOS]:
18
TC[Scopus]:
23
|
Submit date:2019/02/11
Cmos
Device Sizing
Electrocardiography (Ecg)
Finite Impulse Response (Fir) Filter
Inverse Narrow Width (Inw)
Logical Effort
Process-voltage-temperature (Pvt) Variations
Subthreshold Standard Logic Library
Ultralow Energy
Ultralow Voltage.