×
验证码:
换一张
Forgotten Password?
Stay signed in
Login With UMPASS
English
|
繁體
Login With UMPASS
Log In
ALL
ORCID
TI
AU
PY
SU
KW
TY
JN
DA
IN
PB
FP
ST
SM
Study Hall
Image search
Paste the image URL
Home
Faculties & Institutes
Scholars
Publications
Subjects
Statistics
News
Search in the results
Faculties & Institutes
Faculty of Scie... [75]
INSTITUTE OF MI... [71]
THE STATE KEY L... [31]
Institute of Chi... [2]
THE STATE KEY LA... [2]
Faculty of Educa... [1]
More...
Authors
RUI PAULO DA SI... [44]
ZHU YAN [35]
CHAN CHI HANG [32]
SIN SAI WENG [31]
U SENG PAN [14]
CHEN YONG [10]
More...
Document Type
Journal article [77]
Conference pape... [20]
Book chapter [2]
Book [1]
Date Issued
2024 [2]
2023 [13]
2022 [11]
2021 [9]
2020 [10]
2019 [13]
More...
Language
英語English [98]
Source Publication
IEEE Journal of... [23]
IEEE Transaction... [7]
IEEE TRANSACTION... [5]
IEEE JOURNAL OF ... [4]
IEEE Sensors Jou... [4]
IEEE Transaction... [4]
More...
Indexed By
SCIE [63]
CPCI-S [13]
ESCI [2]
EI [1]
Funding Organization
Funding Project
Exploration and ... [1]
LDO-free Power M... [1]
Research on digi... [1]
Research on high... [1]
×
Knowledge Map
UM
Start a Submission
Submissions
Unclaimed
Claimed
Attach Fulltext
Bookmarks
Browse/Search Results:
1-10 of 100
Help
Selected(
0
)
Clear
Items/Page:
5
10
15
20
25
30
35
40
45
50
55
60
65
70
75
80
85
90
95
100
Sort:
Select
Issue Date Ascending
Issue Date Descending
Journal Impact Factor Ascending
Journal Impact Factor Descending
WOS Cited Times Ascending
WOS Cited Times Descending
Submit date Ascending
Submit date Descending
Title Ascending
Title Descending
Author Ascending
Author Descending
A Single-Channel 12-b 2-GS/s PVT-Robust Pipelined ADC With Sturdy Ring Amplifier and Time-Domain Quantizer
Journal article
Cao, Yuefeng, Zhang, Minglei, Zhu, Yan, Martins, Rui P., Chan, Chi Hang. A Single-Channel 12-b 2-GS/s PVT-Robust Pipelined ADC With Sturdy Ring Amplifier and Time-Domain Quantizer[J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024.
Authors:
Cao, Yuefeng
;
Zhang, Minglei
;
Zhu, Yan
;
Martins, Rui P.
;
Chan, Chi Hang
Favorite
|
TC[WOS]:
1
TC[Scopus]:
2
IF:
4.6
/
5.6
|
Submit date:2024/07/04
Analog-to-digital Converter (Adc)
Process, Supply Voltage, And Temperature (Pvt)-robust
Sturdy Ring Amplifier (sRingamp)
Time-domain Quantizer
Time-to-digital Converter (Tdc)
Voltage-to-time Converter (Vtc)
A 0.012-mm2 0.244-pJ/bit successive approximation register analog-to-digital converter-based true random number generator for Internet of Things applications in a 65-nm complementary metal–oxide–semiconductor
Journal article
Cheng, Kai, Chen, Yong, Stefano, Crovetti Paolo, Martins, Rui P., Mak, Pui In. A 0.012-mm2 0.244-pJ/bit successive approximation register analog-to-digital converter-based true random number generator for Internet of Things applications in a 65-nm complementary metal–oxide–semiconductor[J]. International Journal of Circuit Theory and Applications, 2024.
Authors:
Cheng, Kai
;
Chen, Yong
;
Stefano, Crovetti Paolo
;
Martins, Rui P.
;
Mak, Pui In
Favorite
|
TC[WOS]:
0
TC[Scopus]:
0
IF:
1.8
/
1.7
|
Submit date:2024/06/05
Analog-to-digital Converter (Adc)
Capacitive Digital-to-analog Converters (Cdacs)
Cryptography
Entropy
National Institute Of StAndards And Technology (Nist)
Successive Approximation Register (Sar)
Thermal Noise
True Random Number Generator (Trng)
A 10MHz-BW 85dB-DR CT 0-4 Mash Delta-Sigma Modulator Achieving +5dBFS MSA
Journal article
Tan, Gaofeng, Qin, Xinyu, Liu, Yan, Guo, Mingqiang, Sin, Sai Weng, Wang, Guoxing, Lian, Yong, Qi, Liang. A 10MHz-BW 85dB-DR CT 0-4 Mash Delta-Sigma Modulator Achieving +5dBFS MSA[J]. IEEE Transactions on Circuits and Systems I: Regular Papers, 2023, 70(12), 4781-4792.
Authors:
Tan, Gaofeng
;
Qin, Xinyu
;
Liu, Yan
;
Guo, Mingqiang
;
Sin, Sai Weng
; et al.
Favorite
|
TC[WOS]:
3
TC[Scopus]:
4
IF:
5.2
/
4.5
|
Submit date:2024/02/23
0-x Mash
Analog-to-digital Converter (Adc)
Anti-aliasing Filtering
Continuous Time (Ct)
Maximum Stable Amplitude (Msa)
Multi-stage Noise Shaping (Mash)
A Second-Order NS Pipelined SAR ADC with Quantization-Prediction-Unrolled Gain Error Shaping and Fully Passive Integrator
Journal article
Zhang, Hongshuai, Zhu, Yan, Martins, Rui P., Chan, Chi Hang. A Second-Order NS Pipelined SAR ADC with Quantization-Prediction-Unrolled Gain Error Shaping and Fully Passive Integrator[J]. IEEE Journal of Solid-State Circuits, 2023, 58(12), 3565-3575.
Authors:
Zhang, Hongshuai
;
Zhu, Yan
;
Martins, Rui P.
;
Chan, Chi Hang
Favorite
|
TC[WOS]:
2
TC[Scopus]:
4
IF:
4.6
/
5.6
|
Submit date:2024/01/02
Analog-to-digital Converter (Adc)
Auxiliary Noise Shaping (Ns) Successive-approximation Register (Sar) Adc
Capacitor Stacking
Data-weighted Averaging And detect-And-skip (Dwa And Das)
Differential Sampling
Energy Efficient
Error SupprEssion (Es) And Reconstruction
Gain Error Shaping (Ges)
Partial Time Interleaving
Passive Ns
Pipelined Sar
Quantization Predication Unrolled
Two-step Floating Inverter Amplifier (Fia)
A 10b 700 MS/s Single-Channel 1b/Cycle SAR ADC Using a Monotonic-Specific Feedback SAR Logic With Power-Delay-Optimized Unbalanced N/P-MOS Sizing
Journal article
Guo Mingqiang, Qi Liang, Zhao Weibing, Xiao Gangjun, Rui P. Martins, Sin Sai-Weng. A 10b 700 MS/s Single-Channel 1b/Cycle SAR ADC Using a Monotonic-Specific Feedback SAR Logic With Power-Delay-Optimized Unbalanced N/P-MOS Sizing[J]. IEEE Transactions on Circuits and Systems I: Regular Papers, 2023, 70(12), 4767-4780.
Authors:
Guo Mingqiang
;
Qi Liang
;
Zhao Weibing
;
Xiao Gangjun
;
Rui P. Martins
; et al.
Adobe PDF
|
Favorite
|
TC[WOS]:
1
TC[Scopus]:
1
IF:
5.2
/
4.5
|
Submit date:2023/08/21
Analog-to-digital Converter (Adc)
Successive Approximation Register (Sar)
Power-delay-optimized
Unbalanced N/p-mos Sizing Buffers
Monotonic Switching
A 14b 500 MS/s Single-Channel Pipelined-SAR ADC With Reference Ripple Mitigation Techniques and Adaptively Biased Floating Inverter Amplifier
Journal article
Jiang,Wenning, Chen,Chixiao, Liu,Qi, Liu,Ming, Zhu,Yan, Chan,Chi Hang, Xu,Hao, Martins,Rui P.. A 14b 500 MS/s Single-Channel Pipelined-SAR ADC With Reference Ripple Mitigation Techniques and Adaptively Biased Floating Inverter Amplifier[J]. IEEE Journal of Solid-State Circuits, 2023, 58(10), 2709 - 2721.
Authors:
Jiang,Wenning
;
Chen,Chixiao
;
Liu,Qi
;
Liu,Ming
;
Zhu,Yan
; et al.
Favorite
|
TC[WOS]:
4
TC[Scopus]:
3
IF:
4.6
/
5.6
|
Submit date:2023/08/03
Adaptive Bias
Analog-to-digital Converter (Adc)
Floating Inverter Amplifier (Fia)
Pipelined-successive-approximation-register (Sar) Adc
Reference Ripple Cancellation (Rrc)
Reference Ripple Neutralization (Rrn)
A 52.5-dB 2x Time-Interleaved 2.8-GS/s SAR ADC with 5-Bit/Cycle Time-Domain Quantization and a Compact Signal DAC
Journal article
Zhao, Hongzhi, Zhang, Minglei, Zhu,Yan, Martins, R. P., Chan,Chi Hang. A 52.5-dB 2x Time-Interleaved 2.8-GS/s SAR ADC with 5-Bit/Cycle Time-Domain Quantization and a Compact Signal DAC[J]. IEEE Journal of Solid-State Circuits, 2023, 58(12), 3586-3597.
Authors:
Zhao, Hongzhi
;
Zhang, Minglei
;
Zhu,Yan
;
Martins, R. P.
;
Chan,Chi Hang
Favorite
|
TC[WOS]:
1
TC[Scopus]:
1
IF:
4.6
/
5.6
|
Submit date:2023/08/29
Analog-to-digital Converter (Adc)
Multi-bit/cycle Successive-approximation Register (Sar) Adc
Time-domain Quantization
Voltage-to-time (V2t) Buffer
Linearization
A 12-bit 1GS/s ADC With Background Distortion and Split-ADC-Like Gain Calibration
Journal article
Wei, Lai, Zheng, Zihao, Markulic, Nereo, Lagos, Jorge, Martens, Ewout, Martins, Rui Paulo, Zhu, Yan, Craninckx, Jan, Chan, Chi Hang. A 12-bit 1GS/s ADC With Background Distortion and Split-ADC-Like Gain Calibration[J]. IEEE Transactions on Circuits and Systems I: Regular Papers, 2023, 70(12), 4679-4691.
Authors:
Wei, Lai
;
Zheng, Zihao
;
Markulic, Nereo
;
Lagos, Jorge
;
Martens, Ewout
; et al.
Favorite
|
TC[WOS]:
3
TC[Scopus]:
2
IF:
5.2
/
4.5
|
Submit date:2024/02/23
Analog-to-digital Converter
Cmos Analog Integrated Circuits
Distortion
Input Buffer
Split-adc-like Calibration
A Digital Readout Integrated Circuit Based on Pixel-Level ADC Incorporating On-Chip Image Algorithm Calibration for IRFPA
Journal article
Yan Zeng, Shiheng Yang, Yueduo Liu, Rongxin Bao, Zihao Zhu, Jiahui Lin, Xiong Zhou, Yong Chen, Jun Yin, Pui-In Mak, Qiang Li. A Digital Readout Integrated Circuit Based on Pixel-Level ADC Incorporating On-Chip Image Algorithm Calibration for IRFPA[J]. IEEE Sensors Journal, 2023, 23(18), 21747-21756.
Authors:
Yan Zeng
;
Shiheng Yang
;
Yueduo Liu
;
Rongxin Bao
;
Zihao Zhu
; et al.
Favorite
|
TC[WOS]:
2
TC[Scopus]:
2
IF:
4.3
/
4.2
|
Submit date:2023/10/10
Background Subtraction
Bad Pixel Compensation
Digital Readout Integrated Circuit (Droic)
Image Algorithm
Infrared Focal Plane Arrays (Irfpas)
Nonuniformity Correction
Pixel Analog-to-digital Converter (Adc)
A 0.004-mm2 3.65-mW 7-Bit 2-GS/s Single-Channel GRO-Based Time-Domain ADC Incorporating Dead-Zone Elimination and On-Chip Folding-Offset Calibration in 28-nm CMOS
Journal article
Zhang,Chenghao, Wei,Jiangbo, Chen,Yong, Liu,Maliang, Yang,Yintang. A 0.004-mm2 3.65-mW 7-Bit 2-GS/s Single-Channel GRO-Based Time-Domain ADC Incorporating Dead-Zone Elimination and On-Chip Folding-Offset Calibration in 28-nm CMOS[J]. IEEE Journal of Solid-State Circuits, 2023, 58(11), 3179-3193.
Authors:
Zhang,Chenghao
;
Wei,Jiangbo
;
Chen,Yong
;
Liu,Maliang
;
Yang,Yintang
Favorite
|
TC[WOS]:
2
TC[Scopus]:
2
IF:
4.6
/
5.6
|
Submit date:2023/08/03
Analog-to-digital Converter (Adc)
Calibration
Cmos
Folding
Gated Ring Oscillator (Gro)
Interpolation
Pulse Generator (Pg)
Time Domain (Td)
Voltage Domain (Vd)