Residential College | false |
Status | 已發表Published |
A 1.6GS/s 12.2mW 7/8-way Split Time-Interleaved SAR ADC achieving 54.2-dB SNDR with Digital Background Timing Mismatch Calibration | |
Guo, M.; Mao, J.; Sin,SS. W.; Wei, H.; Martins, R. P. | |
2020-03-01 | |
Source Publication | IEEE Journal of Solid-State Circuits |
ISSN | 018-9200 |
Pages | 693-705 |
Abstract | This article presents a split time-interleaved (TI) successive-approximation register (SAR) analog-to-digital converter (ADC) with digital background timing-skew mismatch calibration. It divides a TI-SAR ADC into two split parts with the same overall sampling rate but different numbers of TI channels. Benefitting from the proposed split TI topology, the timing-skew calibration convergence speed is fast without any extra analog circuits. The input impedance of the overall TI-ADC remains unchanged, which is essential for the preceding driving stage in a high-speed application. We designed a prototype seven-/eight-way split TI-ADC implemented in 28-nm CMOS. After a digital background timing-skew calibration, it reaches a 54.2-dB signal-to-noise-and-distortion ratio (SNDR) and 67.1-dB spurious free dynamic range (SFDR) with a near Nyquist rate input signal and a 2.5-GHz effective resolution bandwidth (ERBW). Furthermore, the power consumption of ADC core (mismatch calibration off-chip) is 12.2-mW running at 1.6 GS/s, leading to a Walden figure-of-merit (FOM) of 18.2 fJ/conv.-step and a Schreier FOM of 162.4 dB, respectively. |
Keyword | Calibration Timing Clocks Impedance Signal To Noise Ratio Channel Estimation Jitter |
URL | View the original |
Language | 英語English |
The Source to Article | PB_Publication |
Document Type | Journal article |
Collection | University of Macau |
Corresponding Author | Sin,SS. W. |
Recommended Citation GB/T 7714 | Guo, M.,Mao, J.,Sin,SS. W.,et al. A 1.6GS/s 12.2mW 7/8-way Split Time-Interleaved SAR ADC achieving 54.2-dB SNDR with Digital Background Timing Mismatch Calibration[J]. IEEE Journal of Solid-State Circuits, 2020, 693-705. |
APA | Guo, M.., Mao, J.., Sin,SS. W.., Wei, H.., & Martins, R. P. (2020). A 1.6GS/s 12.2mW 7/8-way Split Time-Interleaved SAR ADC achieving 54.2-dB SNDR with Digital Background Timing Mismatch Calibration. IEEE Journal of Solid-State Circuits, 693-705. |
MLA | Guo, M.,et al."A 1.6GS/s 12.2mW 7/8-way Split Time-Interleaved SAR ADC achieving 54.2-dB SNDR with Digital Background Timing Mismatch Calibration".IEEE Journal of Solid-State Circuits (2020):693-705. |
Files in This Item: | There are no files associated with this item. |
Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.
Edit Comment