Residential College | false |
Status | 已發表Published |
A 0.013-mm(2) 0.53-mW/Gb/s 32-Gb/s Hybrid Analog Equalizer Under 21-dB Channel Loss in 65-nm CMOS | |
Balachandran, Arya1; Chen, Yong2; Boon, Chirn Chye1 | |
2018-03 | |
Source Publication | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS |
ISSN | 1063-8210 |
Volume | 26Issue:3Pages:599-603 |
Abstract | Low-power and low-jitter equalization techniques become increasingly crucial for the wire-line receivers operating at data rates more than tens of gigabits per second. This brief reports an inductorless and power-efficient 32-Gb/s hybrid analog equalizer. The hybrid analog equalizer utilizes a triple-gate control to achieve equalization over a range of channel loss resulting in an inductorless and area-efficient design. The triple-gate controls entail that a low-frequency equalization is achieved in addition to the intermediate and high-frequency equalization, at minimum area overhead. The prototype is realized in a 65-nm CMOS, occupying a compact active area of 0.013 mm(2). The maximum equalization achieved is 21 dB at Nyquist with a measured peak-to-peak data jitter of 5.25 ps (0.17 unit interval) at 32 Gb/s for a 2(31) - 1 pseudorandom bit sequence signal. The measurement shows a vertical eye-opening recovery rate of up to 61% at 32 Gb/s, for a channel loss of 21 dB. The prototype exhibits a competitive power efficiency of 0.53 mW/Gb/s under a supply voltage of 1.2 V. |
Keyword | Channel Loss Cmos Equalizer Continuous-time Linear Equalizer (Ctle) Figure Of Merit (Fom) Inductorless Intersymbol Interference (Isi) Low-frequency Equalization (Lfeq) |
DOI | 10.1109/TVLSI.2017.2771429 |
URL | View the original |
Indexed By | SCIE |
Language | 英語English |
WOS Research Area | Computer Science ; Engineering |
WOS Subject | Computer Science, Hardware & Architecture ; Engineering, Electrical & Electronic |
WOS ID | WOS:000425986500017 |
Publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC |
The Source to Article | WOS |
Scopus ID | 2-s2.0-85036571740 |
Fulltext Access | |
Citation statistics | |
Document Type | Journal article |
Collection | INSTITUTE OF MICROELECTRONICS |
Corresponding Author | Balachandran, Arya |
Affiliation | 1.Nanyang Technol Univ, Sch Elect & Elect Engn, VIRTUS, Singapore 639798, Singapore 2.Univ Macau, State Key Lab Analog & Mixed Signal, Macau 999078, Peoples R China |
Recommended Citation GB/T 7714 | Balachandran, Arya,Chen, Yong,Boon, Chirn Chye. A 0.013-mm(2) 0.53-mW/Gb/s 32-Gb/s Hybrid Analog Equalizer Under 21-dB Channel Loss in 65-nm CMOS[J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26(3), 599-603. |
APA | Balachandran, Arya., Chen, Yong., & Boon, Chirn Chye (2018). A 0.013-mm(2) 0.53-mW/Gb/s 32-Gb/s Hybrid Analog Equalizer Under 21-dB Channel Loss in 65-nm CMOS. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 26(3), 599-603. |
MLA | Balachandran, Arya,et al."A 0.013-mm(2) 0.53-mW/Gb/s 32-Gb/s Hybrid Analog Equalizer Under 21-dB Channel Loss in 65-nm CMOS".IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS 26.3(2018):599-603. |
Files in This Item: | There are no files associated with this item. |
Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.
Edit Comment