Residential College | false |
Status | 已發表Published |
Multiplying DLLs | |
Yang, Shiheng; Yin, Jun; Mak, Pui In; Martins, Rui P. | |
2020 | |
Source Publication | Phase-Locked Frequency Generation and Clocking: Architectures and circuits for modern wireless and wireline systems |
Author of Source | Woogeun Rhee |
Publication Place | INST ENGINEERING TECH-IET, MICHAEL FARADAY HOUSE, STEVENAGE, HERTS SG1 2AY, ENGLAND |
Publisher | Institution of Engineering and Technology |
Pages | 645-664 |
Abstract | The modern SoC chip usually requires multiple clock generators that can achieve low jitter performance over a wide frequency range with the compact area and low power consumption. The multiplying delay-locked-loop (MDLL) employing a ring voltage-controlled oscillator (VCO) is a promising solution to fulfill all these requirements. This chapter focuses on the design of ring-VCO-based MDLL that can achieve low-jitter and spur performance across a wide frequency tuning range in the presence of process-voltage-temperature variations. |
Keyword | Clocks Delay Lock Loops Jitter Low-power Electronics Multiplying Circuits System-on-chip Voltage-controlled Oscillators |
DOI | 10.1049/PBCS064E_ch24 |
URL | View the original |
Language | 英語English |
ISBN | 978-1-78561-886-4; 978-1-78561-885-7 |
Indexed By | BKCI-S |
WOS ID | WOS:000786694600024 |
WOS Subject | Engineering |
WOS Research Area | Engineering, Electrical & Electronic |
Scopus ID | 2-s2.0-85117992178 |
Fulltext Access | |
Citation statistics | |
Document Type | Book chapter |
Collection | THE STATE KEY LABORATORY OF ANALOG AND MIXED-SIGNAL VLSI (UNIVERSITY OF MACAU) Faculty of Science and Technology INSTITUTE OF MICROELECTRONICS DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING |
Corresponding Author | Yang, Shiheng |
Affiliation | State Key Laboratory of Analog and Mixed-Signal VLSI, University of Macau, Macao, China |
First Author Affilication | University of Macau |
Recommended Citation GB/T 7714 | Yang, Shiheng,Yin, Jun,Mak, Pui In,et al. Multiplying DLLs[M]. Phase-Locked Frequency Generation and Clocking: Architectures and circuits for modern wireless and wireline systems, INST ENGINEERING TECH-IET, MICHAEL FARADAY HOUSE, STEVENAGE, HERTS SG1 2AY, ENGLAND:Institution of Engineering and Technology, 2020, 645-664. |
APA | Yang, Shiheng., Yin, Jun., Mak, Pui In., & Martins, Rui P. (2020). Multiplying DLLs. Phase-Locked Frequency Generation and Clocking: Architectures and circuits for modern wireless and wireline systems, 645-664. |
Files in This Item: | There are no files associated with this item. |
Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.
Edit Comment