Residential College | false |
Status | 已發表Published |
A 0.19 mm(2) 10 b 2.3 GS/s 12-Way Time-Interleaved Pipelined-SAR ADC in 65-nm CMOS | |
Zhu, Yan; Chan, Chi-Hang; Zheng, Zi-Hao; Li, Cheng; Zhong, Jian-Yu; Martins, Rui P. | |
2018-11 | |
Conference Name | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS |
Volume | 65 |
Issue | 11 |
Pages | 3606-3616 |
Conference Date | 1st International Symposium on Integrated Circuits and Systems (ISICAS) |
Conference Place | Taormina, ITALY |
Publication Place | 445 HOES LANE, PISCATAWAY, NJ 08855-4141 USA |
Publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC |
Abstract | This paper presents a 2.3 GS/s 12-way time-interleaved pipelined-SAR ADC achieving 1.1 GHz input bandwidth with 47.4 dB signal-to-noise distortion ratio (SNDR). Here, we propose a hierarchical interleaving with passively shared sub-sampling front-end to eliminate the timing skews, thus avoiding the timing calibration for design simplicity as well as better area and power efficiency. To provide a fast signal transfer with good power efficiency to the sub-ADCs, the power and bandwidth trades off by using the passive sharing or active buffers are analyzed according to our developed mathematic model. The analysis is based on two scenarios: noise and matching limited sampling. Moreover, we propose a boosting-capacitor-sharing technique to enhance the compactness of the time-interleaved bootstrapped sampling front-end, which is particularly critical when omitted the time calibration in this design. Measurement results on a 65 nm CMOS prototype operated at 2.3 GS/s and 1.2 V supply show 31 mW total power consumption with a SNDR of 47.4 dB @ Nyquist leading to a FOM of 69 fJ/conv.step. |
Keyword | Time-interleaved Adc Sampling Front-end Design Passive Sharing Pipelined-sar Adc Switch Bootstrap Technique |
DOI | 10.1109/TCSI.2018.2859027 |
URL | View the original |
Indexed By | SCIE |
Language | 英語English |
WOS Research Area | Engineering |
WOS Subject | Engineering, Electrical & Electronic |
WOS ID | WOS:000446922100002 |
The Source to Article | WOS |
Scopus ID | 2-s2.0-85052801145 |
Fulltext Access | |
Citation statistics | |
Document Type | Conference paper |
Collection | University of Macau |
Corresponding Author | Chan, Chi-Hang |
Recommended Citation GB/T 7714 | Zhu, Yan,Chan, Chi-Hang,Zheng, Zi-Hao,et al. A 0.19 mm(2) 10 b 2.3 GS/s 12-Way Time-Interleaved Pipelined-SAR ADC in 65-nm CMOS[C], 445 HOES LANE, PISCATAWAY, NJ 08855-4141 USA:IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC, 2018, 3606-3616. |
APA | Zhu, Yan., Chan, Chi-Hang., Zheng, Zi-Hao., Li, Cheng., Zhong, Jian-Yu., & Martins, Rui P. (2018). A 0.19 mm(2) 10 b 2.3 GS/s 12-Way Time-Interleaved Pipelined-SAR ADC in 65-nm CMOS. , 65(11), 3606-3616. |
Files in This Item: | There are no files associated with this item. |
Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.
Edit Comment