Residential College | false |
Status | 已發表Published |
A 12b 180MS/s 0.068mm(2) With Full-Calibration-Integrated Pipelined-SAR ADC | |
Zhong, Jianyu; Zhu, Yan; Chan, Chi-Hang; Sin, Sai-Weng; U, Seng-Pan; Martins, Rui Paulo | |
2017-07 | |
Source Publication | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS |
ISSN | 1549-8328 |
Volume | 64Issue:7Pages:1684-1695 |
Abstract | This paper presents a 12b 180 MS/s 0.068 mm(2) 2x time-interleaved pipelined-SAR analog-to-digital converter (ADC) with gain and offset calibrations fully embedded on-chip. The proposed binary-search gain calibration (BSGC) technique corrects the inter-stage gain error caused by the open-loop residue amplifier. The BSGC, fully integrated into the second-stage SAR ADC, contributes to a compact area. We improve the noise performance by implementing a merged-residue- DAC operation in the first-stage ADC. Also, we propose a dual-phase bootstrap technique to improve the sampling linearity in the partial interleaving architecture. The measurement results of the ADC prototype in 65 nm CMOS demonstrate the effectiveness of the proposed calibration through the enhancement of the signal to noise-and-distortion ratio from 51.5 to 60.9 dB at a Nyquist input, leading to a FoM@Nyq of 36.7 fJ/conversion-step. |
Keyword | Analog-to-digital Converter (Adc) Successive Approximation Architecture Low Power Switched-capacitor Circuits |
DOI | 10.1109/TCSI.2017.2679748 |
URL | View the original |
Indexed By | SCIE |
Language | 英語English |
WOS Research Area | Engineering |
WOS Subject | Engineering, Electrical & Electronic |
WOS ID | WOS:000404294900005 |
Publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC |
The Source to Article | WOS |
Scopus ID | 2-s2.0-85016398642 |
Fulltext Access | |
Citation statistics | |
Document Type | Journal article |
Collection | Faculty of Science and Technology |
Recommended Citation GB/T 7714 | Zhong, Jianyu,Zhu, Yan,Chan, Chi-Hang,et al. A 12b 180MS/s 0.068mm(2) With Full-Calibration-Integrated Pipelined-SAR ADC[J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64(7), 1684-1695. |
APA | Zhong, Jianyu., Zhu, Yan., Chan, Chi-Hang., Sin, Sai-Weng., U, Seng-Pan., & Martins, Rui Paulo (2017). A 12b 180MS/s 0.068mm(2) With Full-Calibration-Integrated Pipelined-SAR ADC. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 64(7), 1684-1695. |
MLA | Zhong, Jianyu,et al."A 12b 180MS/s 0.068mm(2) With Full-Calibration-Integrated Pipelined-SAR ADC".IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS 64.7(2017):1684-1695. |
Files in This Item: | There are no files associated with this item. |
Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.
Edit Comment