Residential College | false |
Status | 已發表Published |
Area-efficient ultra-wide-tuning-range ring oscillators in 65-nm complementary metal–oxide–semiconductor | |
Yang, Chaowei1; Chen, Yong1; Cheng, Kai1; Stefano, Crovetti Paolo2; Martins, Rui P.1,3; Mak, Pui In1 | |
2024-07-25 | |
Source Publication | International Journal of Circuit Theory and Applications |
ISSN | 0098-9886 |
Abstract | In this paper, to analyze the tuning range (TR) of transistors, we introduced two streamlined modeling approaches that can precisely predict the extent and direction of the TR. The first approach, known as the average DC (Id) method, employed a simplified circuit model to dissect transistor characteristics, enabling us to understand the general trajectory of the TR. The second approach involved the transient current Id (tc) method, which offers a nuanced portrayal of the transistor's real-world performance. By analyzing the current fluctuations within the transistor during transient states, its tuning capabilities could be more accurately ascertained. Further, this paper presents several designs for ultra-wide-tuning-range complementary metal–oxide–semiconductor (CMOS) voltage-controlled oscillators (VCOs) that employ a novel two-mode current-starved delay cell, featuring a tunable transistor-based current source for coarse frequency adjustment operating in synergy with a varactor for precise tuning. Using the 65-nm CMOS process, three prototype VCOs (Designs 2/3/4) based on the new cell and targeting different numbers of phases and performance were fabricated, thoroughly characterized, and compared with their traditional inverter-based counterpart (Design 1). Design 1 featured an inverter-based four-phase structure, with an output frequency range of 3.14–9.82 GHz, i.e., a radio frequency (RF) TR of 103%, with phase noise (PN) ranging from 137.7 to 132.1 dBc/Hz at an offset of 100 MHz, figure of merit with tuning range and area (FoMTA) varying from 200.7 to 205.1 dBc/Hz, and area of 0.0036 mm2. In contrast, Designs 2/3/4, based on the new delay cell, featured 8/3/4 phases, with output frequencies in the ranges of 1.14–9.17, 1.26–16.53, and 1.15–18.32 GHz, respectively, resulting in increased RF TRs of 155.8%, 171.7% and 176.4%, as well as PN at an offset of 100 MHz in the ranges of 142.1–138, 130.5–131.3, and 131.9–129.6 dBc/Hz, respectively. This yielded better FoMTAs in the ranges of 201.2–209.9, 205.3–217.9, and 194.1–209.9 dBc/Hz, thus allowing the VCOs to maintain consistent performance across the frequency band and occupy comparable or smaller silicon areas of 0.00425, 0.000972, and 0.00348 mm2 in the same 65 nm technology. These designs showcase the versatility and efficiency of the two-mode current-starved delay architecture, which offers wide TRs, tiny areas, and competitive performance metrics for various applications in RF integrated circuits. |
Keyword | Clock And Data Recovery (Cdr) Cmos Figure-of-merit (Fom) Figure-of-merit With Tuning And Area (Fomta) Figure-of-merit With Tuning Range (Fomt) Flicker (1/f) Noise Noise Transfer Phase Noise (Pn) Phase-locked Loop (Pll) Quality Factor Switched-capacitor Array (Sca) Thermal Noise Transformer Tuning Range (Tr) Ultra-wide-tuning-range Voltage-controlled Oscillator (Vco) |
DOI | 10.1002/cta.4195 |
URL | View the original |
Indexed By | SCIE |
Language | 英語English |
WOS Research Area | Engineering |
WOS Subject | Engineering, Electrical & Electronic |
WOS ID | WOS:001275963600001 |
Publisher | WILEY, 111 RIVER ST, HOBOKEN 07030-5774, NJ |
Scopus ID | 2-s2.0-85199867818 |
Fulltext Access | |
Citation statistics | |
Document Type | Journal article |
Collection | Faculty of Science and Technology THE STATE KEY LABORATORY OF ANALOG AND MIXED-SIGNAL VLSI (UNIVERSITY OF MACAU) INSTITUTE OF MICROELECTRONICS DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING |
Corresponding Author | Chen, Yong |
Affiliation | 1.State-Key Laboratory of Analog and Mixed-Signal VLSI and IME/ECE-FST, University of Macau, Macao 2.Department of Electronics and Telecommunications (DET), Politecnico di Torino, Torino, Italy 3.Instituto Superior Técnico, Universidade de Lisboa, Lisbon, Portugal |
First Author Affilication | Faculty of Science and Technology |
Corresponding Author Affilication | Faculty of Science and Technology |
Recommended Citation GB/T 7714 | Yang, Chaowei,Chen, Yong,Cheng, Kai,et al. Area-efficient ultra-wide-tuning-range ring oscillators in 65-nm complementary metal–oxide–semiconductor[J]. International Journal of Circuit Theory and Applications, 2024. |
APA | Yang, Chaowei., Chen, Yong., Cheng, Kai., Stefano, Crovetti Paolo., Martins, Rui P.., & Mak, Pui In (2024). Area-efficient ultra-wide-tuning-range ring oscillators in 65-nm complementary metal–oxide–semiconductor. International Journal of Circuit Theory and Applications. |
MLA | Yang, Chaowei,et al."Area-efficient ultra-wide-tuning-range ring oscillators in 65-nm complementary metal–oxide–semiconductor".International Journal of Circuit Theory and Applications (2024). |
Files in This Item: | There are no files associated with this item. |
Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.
Edit Comment