UM  > Faculty of Science and Technology
Residential Collegefalse
Status已發表Published
A 10b 700 MS/s Single-Channel 1b/Cycle SAR ADC Using a Monotonic-Specific Feedback SAR Logic With Power-Delay-Optimized Unbalanced N/P-MOS Sizing
Guo Mingqiang1; Qi Liang2; Zhao Weibing3; Xiao Gangjun3; Rui P. Martins1,4; Sin Sai-Weng1
2023-12
Source PublicationIEEE Transactions on Circuits and Systems I: Regular Papers
ISSN1549-8328
Volume70Issue:12Pages:4767-4780
Abstract

This article presents a power-delay-optimized monotonic-specific successive approximation register (SAR) ADC. The SAR feedback loop, comprising the proposed unbalanced N/P-MOS sizing technique, simultaneously reduces the SAR logic delay and the power to overcome the SAR ADC’s speed bottleneck. Benefiting from this technique, the sampling rate of the prototype 10b single channel 1b/cycle SAR ADC reaches 600 and 700 MS/s at 0.9 and 0.95 V supply voltage, while consuming 1.49 and 2.02 mW in 28 nm CMOS, respectively. Moreover, the 10b ADC achieves the SNDR of 56.39 and 56.42-dB at a Nyquist rate input frequency of 600 and 700 MS/s, leading to a Walden FoM of 4.6 and 5.3 fJ/conversion-step, respectively.

KeywordAnalog-to-digital Converter (Adc) Successive Approximation Register (Sar) Power-delay-optimized Unbalanced N/p-mos Sizing Buffers Monotonic Switching
DOI10.1109/TCSI.2023.3303043
URLView the original
Indexed BySCIE
Language英語English
Funding ProjectLDO-free Power Management System – Delta-Sigma Modulator ADC Directly Powered by Boost-up DC-DC Converter ; Research on digital-analog hybrid background calibration technology for high-performance ADC ; Exploration and Verification of Time-Interleaved Noise-Shaping Pipeline Analog-to-Digital Converter (ADC) with Cross-Coupling Technique for Wi-Fi 7 ; Research on high-speed broadband ADC based on Split time-interleaved architecture
WOS Research AreaEngineering
WOS SubjectEngineering, Electrical & Electronic
WOS IDWOS:001095733800001
PublisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC, 445 HOES LANE, PISCATAWAY, NJ 08855-4141
Scopus ID2-s2.0-85168719394
Fulltext Access
Citation statistics
Document TypeJournal article
CollectionFaculty of Science and Technology
THE STATE KEY LABORATORY OF ANALOG AND MIXED-SIGNAL VLSI (UNIVERSITY OF MACAU)
INSTITUTE OF MICROELECTRONICS
DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING
Corresponding AuthorSin Sai-Weng
Affiliation1.University of Macau
2.Shanghai JiaoTong University
3.Amicro Semiconductor Company Ltd.
4.Universidade de Lisboa
First Author AffilicationUniversity of Macau
Corresponding Author AffilicationUniversity of Macau
Recommended Citation
GB/T 7714
Guo Mingqiang,Qi Liang,Zhao Weibing,et al. A 10b 700 MS/s Single-Channel 1b/Cycle SAR ADC Using a Monotonic-Specific Feedback SAR Logic With Power-Delay-Optimized Unbalanced N/P-MOS Sizing[J]. IEEE Transactions on Circuits and Systems I: Regular Papers, 2023, 70(12), 4767-4780.
APA Guo Mingqiang., Qi Liang., Zhao Weibing., Xiao Gangjun., Rui P. Martins., & Sin Sai-Weng (2023). A 10b 700 MS/s Single-Channel 1b/Cycle SAR ADC Using a Monotonic-Specific Feedback SAR Logic With Power-Delay-Optimized Unbalanced N/P-MOS Sizing. IEEE Transactions on Circuits and Systems I: Regular Papers, 70(12), 4767-4780.
MLA Guo Mingqiang,et al."A 10b 700 MS/s Single-Channel 1b/Cycle SAR ADC Using a Monotonic-Specific Feedback SAR Logic With Power-Delay-Optimized Unbalanced N/P-MOS Sizing".IEEE Transactions on Circuits and Systems I: Regular Papers 70.12(2023):4767-4780.
Files in This Item: Download All
File Name/Size Publications Version Access License
A_10b_700_MS_s_Singl(1517KB)期刊论文作者接受稿开放获取CC BY-NC-SAView Download
Related Services
Recommend this item
Bookmark
Usage statistics
Export to Endnote
Google Scholar
Similar articles in Google Scholar
[Guo Mingqiang]'s Articles
[Qi Liang]'s Articles
[Zhao Weibing]'s Articles
Baidu academic
Similar articles in Baidu academic
[Guo Mingqiang]'s Articles
[Qi Liang]'s Articles
[Zhao Weibing]'s Articles
Bing Scholar
Similar articles in Bing Scholar
[Guo Mingqiang]'s Articles
[Qi Liang]'s Articles
[Zhao Weibing]'s Articles
Terms of Use
No data!
Social Bookmark/Share
File name: A_10b_700_MS_s_Single-Channel_1b_Cycle_SAR_ADC_Using_a_Monotonic-Specific_Feedback_SAR_Logic_With_Power-Delay-Optimized_Unbalanced_N_P-MOS_Sizing.pdf
Format: Adobe PDF
All comments (0)
No comment.
 

Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.