Residential College | false |
Status | 已發表Published |
A Two-phase Multi-bit Incremental ADC with Variable Loop Order | |
Chen,Kaiquan1; Wang,Biao2; Liu,Yan1; Ye,Fan3; Sin,Sai Weng2; Wang,Guoxing1; Lian,Yong4; Qi,Liang1 | |
2023-03-07 | |
Source Publication | IEEE Transactions on Circuits and Systems II: Express Briefs |
ISSN | 1549-7747 |
Volume | 70Issue:8Pages:2724-2728 |
Abstract | This brief presents a two-phase multi-bit incremental analog-to-digital converter (IADC) with variable loop order. In the 1st phase, the loop filter works as a 1st-order topology. In the 2nd phase, the loop reconfigures to a 3rd-order structure, aiming to get the signal-to-quantization-noise ratio (SQNR) boosted quickly within a few clock cycles. Such a two-phase scheme with variable loop-order combines the features of the KT/C noise suppression and high effectiveness of data weighting averaging (DWA) presented by the 1st-order IADC and fast accumulation obtained from the high-order mode. Thereby, with little additional circuitry effort, the proposed IADC improves DWA effectiveness while mitigating the thermal noise penalty when compared with a pure high-order IADC. The proposed architecture is analytically analyzed and exemplarily simulated. Moreover, a design guideline is provided to optimize the allocation of the clock cycles of two phases, thus balancing various significant parameters. Based on the guideline, a circuit-level simulation of an exemplary 1st-to-3rd order IADC was carried out in a 65-nm CMOS process to confirm the results. |
Keyword | Circuits And Systems Variable Loop Order Multi-bit Quantizer Dwa Effectiveness Noise Penalty |
DOI | 10.1109/TCSII.2023.3253707 |
URL | View the original |
Indexed By | SCIE |
Language | 英語English |
WOS Research Area | Engineering |
WOS Subject | Engineering, Electrical & Electronic |
WOS ID | WOS:001043666500002 |
Scopus ID | 2-s2.0-85149838718 |
Fulltext Access | |
Citation statistics | |
Document Type | Journal article |
Collection | THE STATE KEY LABORATORY OF ANALOG AND MIXED-SIGNAL VLSI (UNIVERSITY OF MACAU) Faculty of Science and Technology |
Corresponding Author | Wang,Biao; Qi,Liang |
Affiliation | 1.Department of Micro-Nano Electronics, Shanghai Jiao Tong University, Shanghai, China 2.Institute of Microelectronics, State-Key Laboratory of Analog and Mixed-Signal VLSI, University of Macau, Macao, China 3.SKL of ASIC and Systems, Fudan University, Shanghai, China 4.Department of EECS, York University, Toronto, Canada |
Corresponding Author Affilication | University of Macau |
Recommended Citation GB/T 7714 | Chen,Kaiquan,Wang,Biao,Liu,Yan,et al. A Two-phase Multi-bit Incremental ADC with Variable Loop Order[J]. IEEE Transactions on Circuits and Systems II: Express Briefs, 2023, 70(8), 2724-2728. |
APA | Chen,Kaiquan., Wang,Biao., Liu,Yan., Ye,Fan., Sin,Sai Weng., Wang,Guoxing., Lian,Yong., & Qi,Liang (2023). A Two-phase Multi-bit Incremental ADC with Variable Loop Order. IEEE Transactions on Circuits and Systems II: Express Briefs, 70(8), 2724-2728. |
MLA | Chen,Kaiquan,et al."A Two-phase Multi-bit Incremental ADC with Variable Loop Order".IEEE Transactions on Circuits and Systems II: Express Briefs 70.8(2023):2724-2728. |
Files in This Item: | There are no files associated with this item. |
Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.
Edit Comment