Residential Collegefalse
Status已發表Published
A 0.0056-mm2 -249-dB-FoM All-Digital MDLL using a block-sharing offset-free frequency-tracking loop and dual multiplexed-ring VCOs
Shiheng Yang1; Jun Yin1; Pui-In Mak1; Rui P. Martins1
2019-01
Source PublicationIEEE Journal of Solid-State Circuits
ISSN0018-9200
Volume54Issue:1Pages:88-98
Abstract

This paper describes an ultra-compact all-digital multiplying delay-locked loop (MDLL) featuring a low-power block-sharing offset-free frequency-tracking loop (FTL) to calibrate the process-voltage-temperature variations of the voltage-controlled oscillator (VCO) frequency. Such FTL utilizes a digital-controlled delay line (DCDL)-based low-power time-interval comparator and an adjacent-edge selector, to precisely detect the static phase offset (SPO) caused by the VCO frequency drifting in the presence of reference injection. The block-sharing-based SPO detection aids nullifying the circuit-mismatch- and offset-induced deterministic error. Also, for the adjacent edge selector, block sharing between its control generation circuits and the coarse FTL further reduces the power consumption. The varactor-tuned dual multiplexed-ring VCOs (MRVCOs) serve to reduce jitter variation while extending the frequency tuning range. Fabricated in a 28-nm CMOS with a core area of 0.0056 mm, the proposed MDLL covers a tuning range from 1.55 to 3.35 GHz, and exhibits a root-mean-square (rms) jitter of 292 fs at 3-GHz output, under a 200-MHz reference clock. The power consumption is 1.45 mW at a 0.8-V supply, resulting in an FoM of -249 dB favorably comparable with the state of the art.

KeywordClock Multiplier Digital-controlled Delay Line (Dcdl) Frequency-tracking Loop (Ftl) Injection-locked Phase-locked Loop (Il-pll) Multiplying Delay-locked Loop (Mdll) Phase Noise Ring Voltage-controlled Oscillator (Rvco) Root-mean-square (Rms) Jitter
DOI10.1109/JSSC.2018.2870551
URLView the original
Indexed BySCIE ; CPCI-S
Language英語English
WOS Research AreaEngineering
WOS SubjectEngineering, Electrical & Electronic
WOS IDWOS:000457637300009
Scopus ID2-s2.0-85054401538
Fulltext Access
Citation statistics
Document TypeJournal article
CollectionDEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING
Faculty of Science and Technology
THE STATE KEY LABORATORY OF ANALOG AND MIXED-SIGNAL VLSI (UNIVERSITY OF MACAU)
INSTITUTE OF MICROELECTRONICS
Corresponding AuthorJun Yin; Pui-In Mak
Affiliation1.Universidade de Macau
2.Instituto Superior Técnico
First Author AffilicationUniversity of Macau
Corresponding Author AffilicationUniversity of Macau
Recommended Citation
GB/T 7714
Shiheng Yang,Jun Yin,Pui-In Mak,et al. A 0.0056-mm2 -249-dB-FoM All-Digital MDLL using a block-sharing offset-free frequency-tracking loop and dual multiplexed-ring VCOs[J]. IEEE Journal of Solid-State Circuits, 2019, 54(1), 88-98.
APA Shiheng Yang., Jun Yin., Pui-In Mak., & Rui P. Martins (2019). A 0.0056-mm2 -249-dB-FoM All-Digital MDLL using a block-sharing offset-free frequency-tracking loop and dual multiplexed-ring VCOs. IEEE Journal of Solid-State Circuits, 54(1), 88-98.
MLA Shiheng Yang,et al."A 0.0056-mm2 -249-dB-FoM All-Digital MDLL using a block-sharing offset-free frequency-tracking loop and dual multiplexed-ring VCOs".IEEE Journal of Solid-State Circuits 54.1(2019):88-98.
Files in This Item:
There are no files associated with this item.
Related Services
Recommend this item
Bookmark
Usage statistics
Export to Endnote
Google Scholar
Similar articles in Google Scholar
[Shiheng Yang]'s Articles
[Jun Yin]'s Articles
[Pui-In Mak]'s Articles
Baidu academic
Similar articles in Baidu academic
[Shiheng Yang]'s Articles
[Jun Yin]'s Articles
[Pui-In Mak]'s Articles
Bing Scholar
Similar articles in Bing Scholar
[Shiheng Yang]'s Articles
[Jun Yin]'s Articles
[Pui-In Mak]'s Articles
Terms of Use
No data!
Social Bookmark/Share
All comments (0)
No comment.
 

Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.