Residential College | false |
Status | 已發表Published |
Interactive IIR SC multirate compiler applied to multistage decimator design | |
PHILLIP N. CHEONG1; R. P. MARTINS2 | |
2007-08-01 | |
Source Publication | Journal of Circuits, Systems and Computers |
ISSN | 0218-1266 |
Volume | 16Issue:4Pages:517-525 |
Abstract | This paper proposes an interactive architecture compiler for SC multirate circuits that allows the automated design from the frequency specifications to the building block implementation, applied to the design and synthesis of multistage SC decimators. The compiler provides a library of different topologies that comprises a few independent multi-decimation building blocks. New building blocks defined by the users are also available for the design of a specific stage. A design example of a 7th order SC decimator illustrates the efficient synthesis of the corresponding resulting circuits that achieve the required anti-aliasing amplitude responses with respect to the speed requirements of the operational amplifiers and also the minimum capacitance spread and total capacitor area. © World Scientific Publishing Company. |
Keyword | Iir Filter Multistage Switched Capacitors Decimator Design Compiler |
DOI | 10.1142/S0218126607003770 |
URL | View the original |
Indexed By | SCIE |
Language | 英語English |
WOS Research Area | Computer Science ; Engineering |
WOS Subject | Computer Science, Hardware & Architecture ; Engineering, Electrical & Electronic |
WOS ID | WOS:000252021700003 |
Scopus ID | 2-s2.0-37149015780 |
Fulltext Access | |
Citation statistics | |
Document Type | Journal article |
Collection | DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING |
Corresponding Author | R. P. MARTINS |
Affiliation | 1.Computer Studies Program, Macau Polytechnic Institute, Rua de Lu Gonzaga Gomes, Macau, P. R. China 2.Faculty of Science and Technology, University of Macau, Av. Padre Tom´as Pereira S. J., Taipa, Macao, P. R. China |
Corresponding Author Affilication | Faculty of Science and Technology |
Recommended Citation GB/T 7714 | PHILLIP N. CHEONG,R. P. MARTINS. Interactive IIR SC multirate compiler applied to multistage decimator design[J]. Journal of Circuits, Systems and Computers, 2007, 16(4), 517-525. |
APA | PHILLIP N. CHEONG., & R. P. MARTINS (2007). Interactive IIR SC multirate compiler applied to multistage decimator design. Journal of Circuits, Systems and Computers, 16(4), 517-525. |
MLA | PHILLIP N. CHEONG,et al."Interactive IIR SC multirate compiler applied to multistage decimator design".Journal of Circuits, Systems and Computers 16.4(2007):517-525. |
Files in This Item: | There are no files associated with this item. |
Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.
Edit Comment