Residential Collegefalse
Status已發表Published
Interactive IIR SC multirate compiler applied to multistage decimator design
PHILLIP N. CHEONG1; R. P. MARTINS2
2007-08-01
Source PublicationJournal of Circuits, Systems and Computers
ISSN0218-1266
Volume16Issue:4Pages:517-525
Abstract

This paper proposes an interactive architecture compiler for SC multirate circuits that allows the automated design from the frequency specifications to the building block implementation, applied to the design and synthesis of multistage SC decimators. The compiler provides a library of different topologies that comprises a few independent multi-decimation building blocks. New building blocks defined by the users are also available for the design of a specific stage. A design example of a 7th order SC decimator illustrates the efficient synthesis of the corresponding resulting circuits that achieve the required anti-aliasing amplitude responses with respect to the speed requirements of the operational amplifiers and also the minimum capacitance spread and total capacitor area. © World Scientific Publishing Company.

KeywordIir Filter Multistage Switched Capacitors Decimator Design Compiler
DOI10.1142/S0218126607003770
URLView the original
Indexed BySCIE
Language英語English
WOS Research AreaComputer Science ; Engineering
WOS SubjectComputer Science, Hardware & Architecture ; Engineering, Electrical & Electronic
WOS IDWOS:000252021700003
Scopus ID2-s2.0-37149015780
Fulltext Access
Citation statistics
Document TypeJournal article
CollectionDEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING
Corresponding AuthorR. P. MARTINS
Affiliation1.Computer Studies Program, Macau Polytechnic Institute, Rua de Lu Gonzaga Gomes, Macau, P. R. China
2.Faculty of Science and Technology, University of Macau, Av. Padre Tom´as Pereira S. J., Taipa, Macao, P. R. China
Corresponding Author AffilicationFaculty of Science and Technology
Recommended Citation
GB/T 7714
PHILLIP N. CHEONG,R. P. MARTINS. Interactive IIR SC multirate compiler applied to multistage decimator design[J]. Journal of Circuits, Systems and Computers, 2007, 16(4), 517-525.
APA PHILLIP N. CHEONG., & R. P. MARTINS (2007). Interactive IIR SC multirate compiler applied to multistage decimator design. Journal of Circuits, Systems and Computers, 16(4), 517-525.
MLA PHILLIP N. CHEONG,et al."Interactive IIR SC multirate compiler applied to multistage decimator design".Journal of Circuits, Systems and Computers 16.4(2007):517-525.
Files in This Item:
There are no files associated with this item.
Related Services
Recommend this item
Bookmark
Usage statistics
Export to Endnote
Google Scholar
Similar articles in Google Scholar
[PHILLIP N. CHEONG]'s Articles
[R. P. MARTINS]'s Articles
Baidu academic
Similar articles in Baidu academic
[PHILLIP N. CHEONG]'s Articles
[R. P. MARTINS]'s Articles
Bing Scholar
Similar articles in Bing Scholar
[PHILLIP N. CHEONG]'s Articles
[R. P. MARTINS]'s Articles
Terms of Use
No data!
Social Bookmark/Share
All comments (0)
No comment.
 

Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.