Residential College | false |
Status | 已發表Published |
A Time-Interleaved Ring-VCO with Reduced 1/f3 Phase Noise Corner, Extended Tuning Range and Inherent Divided Output | |
Jun Yin2; Pui-In Mak2; Franco Maloberti1; Rui P. Martins2 | |
2016-12-01 | |
Source Publication | IEEE Journal of Solid-State Circuits |
ISSN | 00189200 |
Volume | 51Issue:12Pages:2979-2991 |
Abstract | This paper describes a time-interleaved (TI) ring-VCO (RVCO) exhibiting an improved phase noise over a wide range of frequency offsets, an extended tuning range and an inherent divided output. Such features are achieved by substantially increasing the number of delay stages in a RVCO, such that the rich multi-phase sub-outputs can be combined through a time-interleaved method, generating a high-frequency output with a significantly lowered 1/f phase noise corner (f). The critical block is the phase combiner, which features a timing window to minimize the delay offset and mismatch. A reconfigurable TI factor extends the tuning range over the same range of supply voltage (VDD). The prototype is a 35-stage dual-mode TI-RVCO occupying 0.003 mm in 65 nm CMOS, and has a selectable TI factor of 5 and 7. The measured f is 150 kHz at 3.47 GHz, which is 6.2× less than that of a typical 5-stage RVCO. The tuning range covers 1.7 to 3.5 GHz (68.5%) over V = 0.7 to 1 V. The multi-phase sub-outputs are the inherent divided output (÷ 5 or ÷ 7) that can be directly utilized in a PLL to save area and power. |
Keyword | 1/f3 Phase Noise Corner Divided Output Flicker Noise Impulse Sensitivity Function (Isf) Phase Combiner Phase Noise Ring Voltage-controlled Oscillator (Rvco) Supply Voltage Time-interleaved (Ti). |
DOI | 10.1109/JSSC.2016.2597847 |
URL | View the original |
Indexed By | SCIE |
Language | 英語English |
WOS Research Area | Engineering |
WOS Subject | Engineering, Electrical & Electronic |
WOS ID | WOS:000390420300016 |
Scopus ID | 2-s2.0-85027407396 |
Fulltext Access | |
Citation statistics | |
Document Type | Journal article |
Collection | THE STATE KEY LABORATORY OF ANALOG AND MIXED-SIGNAL VLSI (UNIVERSITY OF MACAU) Faculty of Science and Technology INSTITUTE OF MICROELECTRONICS DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING |
Corresponding Author | Jun Yin; Pui-In Mak; Franco Maloberti; Rui P. Martins |
Affiliation | 1.Università degli Studi di Pavia 2.Universidade de Macau |
First Author Affilication | University of Macau |
Corresponding Author Affilication | University of Macau |
Recommended Citation GB/T 7714 | Jun Yin,Pui-In Mak,Franco Maloberti,et al. A Time-Interleaved Ring-VCO with Reduced 1/f3 Phase Noise Corner, Extended Tuning Range and Inherent Divided Output[J]. IEEE Journal of Solid-State Circuits, 2016, 51(12), 2979-2991. |
APA | Jun Yin., Pui-In Mak., Franco Maloberti., & Rui P. Martins (2016). A Time-Interleaved Ring-VCO with Reduced 1/f3 Phase Noise Corner, Extended Tuning Range and Inherent Divided Output. IEEE Journal of Solid-State Circuits, 51(12), 2979-2991. |
MLA | Jun Yin,et al."A Time-Interleaved Ring-VCO with Reduced 1/f3 Phase Noise Corner, Extended Tuning Range and Inherent Divided Output".IEEE Journal of Solid-State Circuits 51.12(2016):2979-2991. |
Files in This Item: | There are no files associated with this item. |
Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.
Edit Comment